# Philips Components—Signetics | Document No. | 853-1498 | |---------------|-----------------------| | ECN No. | 00731 | | Date of Issue | October 17, 1990 | | Status | Product Specification | | ACL Products | | # 74AC/ACT11379 Quad D-type flip-flop with data enable ## **FEATURES** - · Output capability: ±24 mA - Edge-triggered D-type inputs - Positive edge-triggered clock - Common asynchronous Enable (E) input - Center-pin V<sub>CC</sub> and ground configuration to minimize high-speed switching noise - I<sub>CC</sub> category: MSI ## **DESCRIPTION** The 74AC/ACT11379 high-performance CMOS devices combine very high speed and high output drive comparable to the most advanced TTL families. The 74AC/ACT11379 provides four edge-triggered D-type flip-flops with individual Data inputs (Do - D3) and Q and Q outputs. The flip-flops load the data on the rising edge of the common clock (CP) providing that the common Enable (E) is held Low. When the Enable is High, the flip-flops hold their previous state. ## **QUICK REFERENCE DATA** | | | CONDITIONS | ТҮР | | | | |----------------------------------------|---------------------------------------------------|--------------------------------------------------|-----|-----|------|--| | SYMBOL | PARAMETER | $T_{amb} = 25$ °C; GND = 0V;<br>$V_{CC} = 5.0$ V | AC | ACT | UNIT | | | t <sub>PLH</sub> /<br>t <sub>PHL</sub> | Propagation delay CP to $Q_n$ or $\overline{Q}_n$ | C <sub>L</sub> = 50pF | 5.3 | 6.1 | ns | | | C <sub>PD</sub> | Power dissipation capacitance per flip-flop1 | f = 1MHz; C <sub>L</sub> = 50pF | 38 | 38 | pF | | | C <sub>IN</sub> | Input capacitance | V <sub>I</sub> = 0V or V <sub>CC</sub> | 4.0 | 4.0 | pF | | | LATCH | Latch-up current | Per Jedec JC40.2<br>Standard 17 | 500 | 500 | mA | | | f <sub>MAX</sub> | Maximum clock frequency | C <sub>L</sub> = 50pF | 130 | 125 | MHz | | #### Note: 1. $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu$ W): $P_D = C_{PD} \times V_{CC}^2 \times f_1 + \sum (C_L \times V_{CC}^2 \times f_0) \text{ where:}$ $f_1 = \text{input frequency in MHz, } C_L = \text{output load capacitance in pF,}$ $f_O = \text{output frequency in MHz, } V_{CC} = \text{supply voltage in V,}$ $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ $$P_D = C_{PD} \times V_{CC}^2 \times f_1 + \sum (C_1 \times V_{CC}^2 \times f_0)$$ where: ## ORDERING INFORMATION | PACKAGES | TEMPERATURE RANGE | ORDER CODE | |-------------------------------------|-------------------|---------------------------| | 20-pin plastic DIP<br>(300mil-wide) | -40°C to +85°C | 74AC11379N<br>74ACT11379N | | 20-pin plastic SOL<br>(300mil-wide) | -40°C to +85°C | 74AC11379D<br>74ACT11379D | ## PIN CONFIGURATION # LOGIC SYMBOL ## LOGIC SYMBOL (IEEE/IEC) # 74AC/ACT11379 ## PIN DESCRIPTION | PIN NUMBER | SYMBOL | NAME AND FUNCTION | |----------------|---------------------------------|------------------------------------------------------| | 18, 17, 14, 13 | D <sub>0</sub> - D <sub>3</sub> | Data inputs | | 20, 2, 8, 10 | Q <sub>0</sub> - Q <sub>3</sub> | Data outputs | | 1, 3, 9, 11 | ব₀ - ব₃ | Data outputs (complements of Q <sub>n</sub> outputs) | | 19 | Ē | Data enable input (active Low) | | 12 | СР | Clock input | | 4, 5, 6, 7 | GND | Ground (0V) | | 15, 16 | Vcc | Positive supply voltage | ## **FUNCTION TABLE** | OPERATING MODE | | INPUTS | | OUTI | PUTS | | |-----------------------|---|--------|----------------|------|------------|--| | | Ē | CP | D <sub>n</sub> | Qn | <u>Q</u> " | | | Disabled input (hold) | Н | 1 | Х | NC | NĆ | | | Load "1" (set) | L | 1 | h | Н | L | | | Load "0" (reset) | L | 1 | 1 | L | Н | | H = High voltage level steady state h = High voltage level one set-up time prior to the Low-to-High clock transition L = Low voltage level steady state I = Low voltage level one set-up time prior to the Low-to-High clock transition X = Don't care NC = No Change † = Low-to-High clock transition # **LOGIC DIAGRAM** # 74AC/ACT11379 ## RECOMMENDED OPERATING CONDITIONS | CAMBOI | MBOL PARAMETER | | 74AC11379 | ) | | LINET | | | |------------------|--------------------------------------|------------------|-----------|-----------------|-----|-------|-----------------|------| | STWIDOL | TMBOL PARAMETER | | Nom | Max | Min | Nom | Max | UNIT | | V <sub>CC</sub> | DC supply voltage | 3.0 <sup>1</sup> | 5.0 | 5.5 | 4.5 | 5.0 | 5.5 | ٧ | | Vi | Input voltage | 0 | | Vcc | 0 | | Vcc | ٧ | | Vo | Output voltage | 0 | | V <sub>CC</sub> | 0 | | V <sub>cc</sub> | ٧ | | Δt/Δv | Input transition rise or fall rate | 0 | | 10 | 0 | | 10 | ns/V | | T <sub>amb</sub> | Operating free-air temperature range | -40 | | +85 | -40 | | +85 | °C | #### NOTE: ## **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>** | SYMBOL | PARAMETER | TEST CONDITIONS | RATING | UNIT | |------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------|------| | Vcc | DC supply voltage | | -0.5 TO +7.0 | V | | I <sub>IK</sub> | 2 | V <sub>1</sub> < 0 | -20 | | | or | DC input diode current <sup>2</sup> | V <sub>1</sub> > V <sub>CC</sub> | 20 | mA | | $V_1$ | DC input voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | iok | 2 | V <sub>0</sub> < 0 | -50 | | | or | or State of the st | V <sub>o</sub> >V <sub>cc</sub> | 50 | mA | | v <sub>o</sub> | DCoutput voltage | | -0.5 to V <sub>CC</sub> +0.5 | V | | 10 | DC output source or sink current per output pin | V <sub>O</sub> = 0 to V <sub>CC</sub> | ±50 | mA | | I <sub>CC</sub> | DC V <sub>CC</sub> current | | ±200 | _ | | or<br>I <sub>GND</sub> | DC ground current | | ±200 | - mA | | $T_{STG}$ | Storage temperature | | -65 to 150 | °C | | | Power dissipation per package | Above 70°C; derate linearly by 8mW/K | 500 | mW | | Ртот | Power dissipation per package<br>Plastic surface mount (SO) | Above 70°C; derate linearly by 8mW/K | 400 | mW | #### NOTES No electrical or switching characteristics are specified at V<sub>CC</sub> < 3V. Operation between 2V and 3V is not recommended, but within that range, a device output will maintain a previously established logic state. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. extended periods may affect device reliability. 2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. # 74AC/ACT11379 ## DC ELECTRICAL CHARACTERISTICS | | | | | | | 74AC | 11379 | | | 74AC | Г11379 | | | | |------------------|-------------------------------------------------|----------------------------------------------------------|-------------------------------------------|-----------------|--------------------|-------|--------------------|-----------------|--------------------|-------|--------------------|-----------------|----------------|--| | SYMBOL | PARAMETER | PARAMETER TEST CONDI | | v <sub>cc</sub> | T <sub>amb</sub> ≃ | +25°C | T <sub>amb</sub> = | : -40°C<br>85°C | T <sub>amb</sub> = | +25°C | T <sub>amb</sub> = | : -40°C<br>85°C | UNIT | | | | | | | V | Min | Max | Min | Max | Min | Max | Min | Max | | | | | | | | 3.0 | 2.10 | | 2.10 | | | | | | | | | V <sub>IH</sub> | High-level input voltage | | | 4.5 | 3.15 | | 3.15 | | 2.0 | | 2.0 | | ٧ | | | | | | | 5.5 | 3.85 | | 3.85 | | 2.0 | | 2.0 | | | | | | Low-level | | | 3.0 | | 0.90 | | 0.90 | | | | | | | | $V_{iL}$ | input voltage | | | 4.5 | | 1.35 | | 1.35 | | 0.8 | | 8.0 | ٧ | | | | | | T | 5.5 | | 1.65 | | 1.65 | | 0.8 | | 8.0 | | | | | | | | 3.0 | 2.9 | | 2.9 | | | | | | | | | | | | I <sub>OH</sub> = -50μA | 4.5 | 4.4 | | 4.4 | | 4.4 | | 4.4 | | | | | | V <sub>OH</sub> High-level output voltage | \ \ \ \ \ \ \ | | 5.5 | 5.4 | | 5.4 | | 5.4 | | 5.4 | | | | | $V_{OH}$ | | $V_i = V_{iL}$<br>or $V_{iH}$ | I <sub>OH</sub> = -4mA | 3.0 | 2.58 | | 2.48 | | | | | | ٧ | | | | | | I <sub>OH</sub> = -24mA | 4.5 | 3.94 | | 3.8 | | 3.94 | | 3.8 | | | | | | | | | .он = = | 5.5 | 4.94 | | 4.8 | | 4.94 | | 4.8 | | | | | | | l <sub>OH</sub> = -75mA <sup>1</sup> | 5.5 | | | 3.85 | | | | 3.85 | | | | | | | | | 3.0 | | 0.1 | | 0.1 | | | | | | | | | | | l <sub>OL</sub> = 50μA | 4.5 | | 0.1 | | 0.1 | | 0.1 | | 0.1 | | | | | | | | 5.5 | | 0.1 | | 0.1 | | 0.1 | | 0.1 | | | | $V_{OL}$ | Low-level output voltage | V <sub>I</sub> = V <sub>IL</sub><br>or V <sub>IH</sub> | I <sub>OL</sub> = 12mA | 3.0 | | 0.36 | | 0.44 | | | | | ٧ | | | | Corput Voltage | O. 1 H | | 4.5 | | 0.36 | | 0.44 | | 0.36 | | 0.44 | | | | | | | I <sub>OL</sub> = 24mA | 5.5 | | 0.36 | | 0.44 | | 0.36 | | 0.44 | | | | | | | I <sub>OL</sub> = 75mA <sup>1</sup> | 5.5 | | | | 1.65 | | | | 1.65 | | | | l <sub>i</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> | or GND | 5.5 | | ±0.1 | | ±1.0 | | ±0.1 | | ±1.0 | μА | | | lcc | Quiescent supply current | V <sub>I</sub> = V <sub>CC</sub><br>I <sub>0</sub> = 0mA | or GND, | 5.5 | | 8.0 | | 80 | | 8.0 | | 80 | <u>.</u><br>μΑ | | | Δl <sub>CC</sub> | Supply current,<br>TTL inputs High <sup>2</sup> | | ut at 3.4V,<br>outs at V <sub>CC</sub> or | 5.5 | | | 1 12 5 1 | | | 0.9 | | 1.0 | mA | | #### NOTES: - 1. Not more than one output should be tested at a time, and the duration of the test should not exceed 10ms. - 2. This is the increase in supply current for each input that is at one of the specified TTL voltage levels rather than 0V or V<sub>cc</sub>. # 74AC/ACT11379 # AC ELECTRICAL CHARACTERISTICS AT 3.3V ±0.3V | SYMBOL | PARAMETER | WAVEFORM | т | <sub>amb</sub> = +25° | °C | T <sub>amb</sub> = -40°C to<br>+85°C | | UNIT | |--------------------------------------|------------------------------------------------------------|----------|------------|-----------------------|-------------|--------------------------------------|-------------|------| | | | | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Maximum clock frequency | 1 | 90 | 115 | | 90 | | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Q <sub>n</sub> , Q <sub>n</sub> | 1 | 1.8<br>3.0 | 6.7<br>9.5 | 8.4<br>13.0 | 1.8<br>3.0 | 9.9<br>14.0 | ns | | t <sub>S</sub> | Setup time, High or Low D <sub>n</sub> to CP | 1 | 7.5 | | | 7.5 | | ns | | t <sub>H</sub> | Hold time, High or Low<br>CP to D <sub>n</sub> | 1 | 0.0 | | | 0.0 | | ns | | t <sub>S</sub> | Setup time, High or Low<br>E to CP | 1 | 4.5 | | | 4.5 | | ns | | t <sub>H</sub> | Hold time, High or Low<br>CP to E | 1 | 0.0 | | | 0.0 | | ns | | t <sub>W</sub> | Clock pulse width<br>High or Low | 1 | 5.5 | | | 5.5 | | ns | ## AC ELECTRICAL CHARACTERISTICS AT 5.0V $\pm 0.5$ V | SYMBOL | PARAMETER | WAVEFORM | T, | <sub>amb</sub> = +25° | °C | T <sub>amb</sub> = -40°C to<br>+85°C | | UNIT | |--------------------------------------|-------------------------------------------------------------|----------|------------|-----------------------|------------|--------------------------------------|-------------|------| | | | | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Maximum clock frequency | 1 | 100 | 130 | | 100 | | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Q <sub>n</sub> , Q̄ <sub>n</sub> | 1 | 1.5<br>2.6 | 4.3<br>6.2 | 6.0<br>9.1 | 1.5<br>2.6 | 6.7<br>10.3 | ns | | ts | Setup time, High or Low D <sub>n</sub> to CP | 1 | 5.0 | | | 5.0 | | ns | | t <sub>H</sub> | Hold time, High or Low<br>CP to D <sub>n</sub> | 1 | 0.0 | | | 0.0 | | ns | | t <sub>S</sub> | Setup time, High or Low<br>E to CP | 1 | 3.0 | | | 3.0 | | ns | | t <sub>H</sub> | Hold time, High or Low<br>CP to E | 1 | 0.0 | | | 0.0 | | ns | | t <sub>W</sub> | Clock pulse width<br>High or Low | 1 | 5.0 | | | 5.0 | | ns | # 74AC/ACT11379 ## AC ELECTRICAL CHARACTERISTICS AT 5.0V $\pm 0.5$ V | SYMBOL | PARAMETER | WAVEFORM | т | <sub>amb</sub> = +25° | °C | T <sub>amb</sub> = -40°C to<br>+85°C | | UNIT | |--------------------------------------|--------------------------------------------------|----------|------------|-----------------------|------------|--------------------------------------|-------------|------| | | | | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Maximum clock frequency | 1 | 100 | 125 | | 100 | | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay CP to $Q_n$ , $\overline{Q}_n$ | 1 | 2.2<br>3.1 | 5.0<br>7.2 | 6.6<br>9.8 | 2.2<br>3.1 | 7.4<br>11.2 | ns | | ts | Setup time, High or Low D <sub>n</sub> to CP | 1 | 5.0 | | | 5.0 | | ns | | t <sub>H</sub> | Hold time, High or Low<br>CP to D <sub>n</sub> | 1 | 0.0 | | | 0.0 | | ns | | ts | Setup time, High or Low<br>E to CP | 1 | 3.5 | | | 3.5 | | ns | | t <sub>H</sub> | Hold time, High or Low<br>CP to E | 1 | 0.5 | | | 0.5 | | ns | | t <sub>W</sub> | Clock pulse width<br>High or Low | 1 | 5.0 | | | 5.0 | | ns | ## **AC WAVEFORMS** ## **WAVEFORM CONDITIONS** | | INPUTS | OUTPUTS | |-----|--------------------------------------|-------------------------------------------------------| | AC | $V_{IN} = GND \text{ to } V_{CC},$ | V V to V | | AC | V <sub>M</sub> = 50% V <sub>CC</sub> | V <sub>OUT</sub> = V <sub>OL</sub> to V <sub>OH</sub> | | ACT | V <sub>IN</sub> = GND to 3.0V, | V 509/ V | | ACI | V <sub>M</sub> = 1.5V | V <sub>M</sub> = 50% V <sub>CC</sub> | # 74AC/ACT11379 # Data Sheet Specification Guide #### **ACL Products** #### INTRODUCTION The 74ACL data sheets have been designed for ease-of-use. A minimum of cross-referencing for more information is needed. # TYPICAL PROPAGATION DELAY AND FREQUENCY The typical propagation delays listed at the top of the data sheets are the average of t<sub>PLH</sub> and t<sub>PHL</sub> for a typical data path through the device with a 50pF load. For clocked devices, the maximum frequency of operation is also given. The typical operating frequency is the maximum device operating frequency with a 50% duty factor and no constraints on t<sub>R</sub> and t<sub>F</sub>. ### LOGIC SYMBOLS Two logic symbols are given for each device - the conventional one (Logic Symbol) which explicitly shows the internal logic (except for complex logic) and the IEEE/IEC Logic Symbol. The IEEE/IEC has been developing a very powerful symbolic language that can show the relationship of each input of a digital logic current to each output without explicitly showing the internal logic. ## **ABSOLUTE MAXIMUM RATINGS** The Absolute Maximum Ratings table lists the maximum limits to which the device can be subjected without damage. This does not imply that the device will function at these extreme conditions, only that, when these conditions are removed and the device operated within the Recommended Operating Conditions, it will still be functional and its useful life will not have been shortened. # RECOMMENDED OPERATING CONDITIONS The "Recommended Operating Conditions" table lists the operating ambient temperature and the conditions under which the limits in the "DC Characteristics" and "AC Characteristics" table will be met. The table should not be seen as a set of limits guaranteed by the manufacturer, but as the conditions used to test the devices and guarantee that they will then meet the limits in the DC and AC Characteristics tables. #### **TEST CIRCUITS** Good high-frequency wiring practices should be used in test circuits. Capacitor leads should be as short as possible to minimize ripples on the output waveform transitions and undershoot. Generous ground metal (preferably a ground plate) should be used for the same reasons. A V<sub>CC</sub> decoupling capacitor should be provided at the test socket, also with short leads. Input signals should have rise and fall times of 3ns, a signal swing of 0V to V<sub>CC</sub> for 74AC and 0V to 3V for 74ACT; a 5MHz square wave is recommended for most propagation delay tests. The repetition rate must be increased for testing f<sub>MAX</sub>. Two pulse generators are usually required for testing such parameters as setup time, hold time and removal time. f<sub>MAX</sub> is also tested with 3ns input rise and fall times, with a 50% duty factor, but for typical f<sub>MAX</sub> as high as 150MHz, there are no constraints on rise and fall times. #### DC CHARACTERISTICS The "DC Characteristics" table reflects the DC limits used during testing. The values published are guaranteed. The threshold values of $V_{IH}$ and $V_{IL}$ are applied to the inputs, the output voltages will be those published in the "DC" Characteristics" table. There is a tendency, by some, to use the published $V_{IH}$ and $V_{IL}$ thresholds to test a device for functionality in a "function-table exerciser" mode. This frequently causes problems because of the noise present at the test head of automated test equipment with cables up to 1 meter. Parametric tests, such as those used for the output levels under the VIH and VIL conditions are done fairly slowly, in the order of milliseconds, so that there is no noise at the inputs when the outputs are measured. But in functionality testing, the outputs are measured much faster, so there can be noise on the inputs, before the device has assumed its final and correct output state. Thus, never use VIH and VIL to test the functionality of any ACL device type; instead, use input voltages of V<sub>CC</sub> (for the High state) and 0V (for the Low state). In no way does this imply that the devices are noise-sensitive in the final system. In the data sheets, it may appear strange that the typical $V_{IL}$ is higher than the maximum $V_{IL}$ . However, this is because $V_{ILMAX}$ is the maximum $V_{IL}$ (guaranteed) for all devices that will be recognized as a logic Low. However, typically a higher $V_{IL}$ will also be recognized as a logic Low. Conversely, the typical $V_{IH}$ is lower than its minimum guaranteed level. The quiescent supply current I<sub>CC</sub> is the leakage current of all the reversed-biased diodes and the OFF-state MOS transistors. #### **AC CHARACTERISTICS** The "AC Characteristics" table lists the guaranteed limits when a device is tested under the conditions given in the AC Test Circuits and Waveform section. October 1990 21