M93C86, M93C76, M93C66 M93C56, M93C46

## 16 Kbit, 8 Kbit, 4 Kbit, 2 Kbit and 1 Kbit (8-bit or 16-bit wide) MICROWIRE® serial access EEPROM

## Features

- Industry standard MICROWIRE bus
- Single supply voltage:
- $\quad 4.5 \mathrm{~V}$ to 5.5 V for M93Cx6
- $\quad 2.5 \mathrm{~V}$ to 5.5 V for M93Cx6-W
- $\quad 1.8 \mathrm{~V}$ to 5.5 V for M93Cx6-R
- Dual organization: by word (x16) or byte (x8)
- Programming instructions that work on: byte, word or entire memory
- Self-timed programming cycle with autoerase: 5 ms
- READY/BUSY signal during programming
- 2 MHz clock rate
- Sequential read operation
- Enhanced ESD/latch-up behavior
- More than 1 million write cycles
- More than 40 year data retention
- Packages
- ECOPACK® (RoHS compliant)


## Table 1. Product list

| Reference | Part number | Reference | Part number |
| :---: | :---: | :---: | :---: |
| M93C86 | M93C86 | M93C56 | M93C56 |
|  | M93C86-W |  | M93C56-W |
|  | M93C86-R |  | M93C56-R |
| M93C66 | M93C66 | M93C46 | M93C46 |
|  | M93C66-W |  | M93C46-W |
|  | M93C66-R |  | M93C46-R |
| M93C76 | M93C76 |  |  |
|  | M93C76-W |  |  |
|  | M93C76-R |  |  |



## Contents

1 Description ..... 6
2 Connecting to the serial bus ..... 9
3 Operating features ..... 10
3.1 Supply voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) ..... 10
3.1.1 Operating supply voltage $\mathrm{V}_{\mathrm{CC}}$ ..... 10
3.1.2 Power-up conditions ..... 10
3.1.3 Power-up and device reset ..... 10
3.1.4 Power-down ..... 10
4 Memory organization ..... 11
5 Instructions ..... 12
5.1 Read Data from Memory ..... 14
5.2 Write Enable and Write Disable ..... 14
5.3 Erase Byte or Word ..... 15
5.4 Write ..... 16
5.5 Erase All ..... 16
5.6 Write All ..... 17
6 READY/BUSY status ..... 18
7 Initial delivery state ..... 18
8 Common I/O operation ..... 18
$9 \quad$ Clock pulse counter ..... 19
10 Maximum rating ..... 20
11 DC and AC parameters ..... 21
12 Package mechanical data ..... 29
13 Part numbering ..... 33
14 Revision history ..... 35

## List of tables

Table 1. Product list ..... 1
Table 2. Signal names ..... 6
Table 3. Memory size versus organization ..... 7
Table 4. Instruction set for the M93Cx6 ..... 7
Table 5. Instruction set for the M93C46 ..... 12
Table 6. Instruction set for the M93C56 and M93C66 ..... 13
Table 7. Instruction set for the M93C76 and M93C86 ..... 13
Table 8. Absolute maximum ratings ..... 20
Table 9. Operating conditions (M93Cx6) ..... 21
Table 10. Operating conditions (M93Cx6-W) ..... 21
Table 11. Operating conditions (M93Cx6-R) ..... 21
Table 12. AC measurement conditions (M93Cx6) ..... 21
Table 13. AC measurement conditions (M93Cx6-W and M93Cx6-R) ..... 22
Table 14. Capacitance ..... 22
Table 15. DC characteristics (M93Cx6, device grade 6) ..... 22
Table 16. DC characteristics (M93Cx6, device grade 3) ..... 23
Table 17. DC characteristics (M93Cx6-W, device grade 6) ..... 23
Table 18. DC characteristics (M93Cx6-W, device grade 3) ..... 24
Table 19. DC characteristics (M93Cx6-R) ..... 24
Table 20. AC characteristics (M93Cx6, device grade 6 or 3 ) ..... 25
Table 21. AC characteristics (M93Cx6-W, device grade 6) ..... 25
Table 22. AC characteristics (M93Cx6-W, device grade 3) ..... 26
Table 23. AC characteristics (M93Cx6-R) ..... 27
Table 24. PDIP8 - 8 lead plastic dual in-line package, 300 mils body width, package mechanical data ..... 29
Table 25. SO8 narrow - 8 lead plastic small outline, 150 mils body width, package data ..... 30
Table 26. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead $2 \times 3 \mathrm{~mm}$, data ..... 31
Table 27. TSSOP8 - 8 lead thin shrink small outline, package mechanical data ..... 32
Table 28. Ordering information scheme ..... 33
Table 29. Available M93C46-x products (package, voltage range, temperature grade). ..... 34
Table 30. Available M93C56-x products (package, voltage range, temperature grade). ..... 34
Table 31. Available M93C66-x products (package, voltage range, temperature grade). ..... 34
Table 32. Available M93C76-x products (package, voltage range, temperature grade). ..... 34
Table 33. Available M93C86-x products (package, voltage range, temperature grade). ..... 34
Table 34. Document revision history ..... 35

## List of figures

Figure 1. Logic diagram ..... 6
Figure 2. DIP, SO, TSSOP and MLP connections (top view) ..... 8
Figure 3. Bus master and memory devices on the serial bus ..... 9
Figure 4. READ, WRITE, WEN, WDS sequences . ..... 15
Figure 5. ERASE, ERAL sequences ..... 16
Figure 6. WRAL sequence ..... 17
Figure 7. Write sequence with one clock glitch ..... 19
Figure 8. AC testing input output waveforms ..... 22
Figure 9. Synchronous timing (start and op-code input) ..... 27
Figure 10. Synchronous timing (Read or Write). ..... 28
Figure 11. Synchronous timing (Read or Write). ..... 28
Figure 12. PDIP8 - 8 lead plastic dual in-line package, 300 mils body width, package outline ..... 29
Figure 13. SO8 narrow - 8 lead plastic small outline, 150 mils body width, package outline ..... 30
Figure 14. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead $2 \times 3 \mathrm{~mm}$, outline ..... 31
Figure 15. TSSOP8-8 lead thin shrink small outline, package outline ..... 32

## 1 Description

The M93C86, M93C76, M93C66, M93C56 and M93C46 are electrically erasable programmable memory (EEPROM) devices. They are accessed through a Serial Data input (D) and Serial Data output (Q) using the MICROWIRE bus protocol.

Figure 1. Logic diagram


Table 2. Signal names

| Signal name | Function | Direction |
| :--- | :--- | :--- |
| S | Chip Select | Input |
| D | Serial Data input | Input |
| Q | Serial Data output | Output |
| C | Serial Clock | Input |
| ORG | Organisation Select | Input |
| V $_{\text {CC }}$ | Supply voltage |  |
| V SS | Ground |  |

The memory array organization may be divided into either bytes (x8) or words (x16) which may be selected by a signal applied on Organization Select (ORG). The bit, byte and word sizes of the memories are as shown in Table 3.

Table 3. Memory size versus organization

| Device | Number of bits | Number of 8-bit bytes | Number of 16-bit words |
| :---: | :---: | :---: | :---: |
| M93C86 | 16384 | 2048 | 1024 |
| M93C76 | 8192 | 1024 | 512 |
| M93C66 | 4096 | 512 | 256 |
| M93C56 | 2048 | 256 | 128 |
| M93C46 | 1024 | 128 | 64 |

The M93Cx6 is accessed by a set of instructions, as summarized in Table 4., and in more detail in Table 5. to Table 7.).

Table 4. Instruction set for the M93Cx6

| Instruction | Description | Data |
| :--- | :--- | :--- |
| READ | Read Data from Memory | Byte or Word |
| WRITE | Write Data to Memory |  |
| WEN | Write Enable |  |
| WDS | Write Disable | Byte or Word |
| ERASE | Erase Byte or Word |  |
| ERAL | Erase All Memory |  |
| WRAL | Write All Memory <br> with same Data |  |

A Read Data from Memory (READ) instruction loads the address of the first byte or word to be read in an internal address register. The data at this address is then clocked out serially. The address register is automatically incremented after the data is output and, if Chip Select Input (S) is held High, the M93Cx6 can output a sequential stream of data bytes or words. In this way, the memory can be read as a data stream from eight to 16384 bits long (in the case of the M93C86), or continuously (the address counter automatically rolls over to 00h when the highest address is reached).
Programming is internally self-timed (the external clock signal on Serial Clock (C) may be stopped or left running after the start of a Write cycle) and does not require an Erase cycle prior to the Write instruction. The Write instruction writes 8 or 16 bits at a time into one of the byte or word locations of the M93Cx6. After the start of the programming cycle, a Busy/Ready signal is available on Serial Data Output (Q) when Chip Select Input (S) is driven High.
An internal Power-on Data Protection mechanism in the M93Cx6 inhibits the device when the supply is too low.

Figure 2. DIP, SO, TSSOP and MLP connections (top view)

## M93Cx6

| S 1 | 8 |
| :---: | :---: |
| C[2 | 7 |
| D 3 | 6 |
| Q 4 | 5 |

1. See Package mechanical data section for package dimensions, and how to identify pin-1.
2. $\mathrm{DU}=\mathrm{Don't}$ Use.

The DU (do not use) pin does not contribute to the normal operation of the device. It is reserved for use by STMicroelectronics during test sequences. The pin may be left unconnected or may be connected to $\mathrm{V}_{\mathrm{CC}}$ or $\mathrm{V}_{\mathrm{SS}}$.

## 2 Connecting to the serial bus

Figure 3 shows an example of three memory devices connected to an MCU, on a serial bus. Only one device is selected at a time, so only one device drives the Serial Data output (Q) line at a time, the other devices are high impedance.

The pull-down resistor R (represented in Figure 3) ensures that no device is selected if the bus master leaves the S line in the high impedance state.

In applications where the bus master may be in a state where all inputs/outputs are high impedance at the same time (for example, if the bus master is reset during the transmission of an instruction), the clock line (C) must be connected to an external pull-down resistor so that, if all inputs/outputs become high impedance, the C line is pulled low (while the S line is pulled low): this ensures that $C$ does not become high at the same time as $S$ goes low, and so, that the $t_{\text {SLCH }}$ requirement is met. The typical value of $R$ is $100 \mathrm{k} \Omega$

Figure 3. Bus master and memory devices on the serial bus


## 3 Operating features

### 3.1 Supply voltage ( $\mathrm{V}_{\mathrm{cc}}$ )

### 3.1.1 Operating supply voltage $\mathbf{V}_{\mathbf{C C}}$

Prior to selecting the memory and issuing instructions to it, a valid and stable $\mathrm{V}_{\mathrm{CC}}$ voltage within the specified $\left[\mathrm{V}_{\mathrm{CC}}(\mathrm{min}), \mathrm{V}_{\mathrm{CC}}(\mathrm{max})\right]$ range must be applied. In order to secure a stable DC supply voltage, it is recommended to decouple the $\mathrm{V}_{\mathrm{CC}}$ line with a suitable capacitor (usually of the order of 10 nF to 100 nF ) close to the $\mathrm{V}_{C C} / \mathrm{V}_{S S}$ package pins.

This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion of the internal write cycle $\left({ }^{( }{ }_{W}\right)$.

### 3.1.2 Power-up conditions

When the power supply is turned on, $\mathrm{V}_{\mathrm{CC}}$ rises from $\mathrm{V}_{\mathrm{SS}}$ to $\mathrm{V}_{\mathrm{CC}}$. During this time, the Chip Select (S) line is not allowed to float and should be driven to $\mathrm{V}_{\mathrm{SS}}$, it is therefore recommended to connect the $S$ line to $V_{S S}$ via a suitable pull-down resistor.
The $\mathrm{V}_{\mathrm{CC}}$ rise time must not vary faster than $1 \mathrm{~V} / \mu \mathrm{s}$.

### 3.1.3 Power-up and device reset

In order to prevent inadvertent Write operations during power-up, a power on reset (POR) circuit is included. At power-up (continuous rise of $\mathrm{V}_{\mathrm{CC}}$ ), the device does not respond to any instruction until $\mathrm{V}_{\mathrm{CC}}$ has reached the power on reset threshold voltage (this threshold is lower than the minimum $\mathrm{V}_{\mathrm{CC}}$ operating voltage defined in Table 9, Table 10 and Table 11).

When $\mathrm{V}_{\mathrm{Cc}}$ passes the POR threshold, the device is reset and is in the following state:

- Standby Power mode
- deselected (assuming that there is a pull-down resistor on the $S$ line)


### 3.1.4 Power-down

At power-down (continuous decrease in $\mathrm{V}_{\mathrm{CC}}$ ), as soon as $\mathrm{V}_{\mathrm{CC}}$ drops from the normal operating voltage to below the power on reset threshold voltage, the device stops responding to any instruction sent to it.

During power-down, the device must be deselected and in the Standby Power mode (that is, there should be no internal Write cycle in progress).

## 4 Memory organization

The M93Cx6 memory is organized either as bytes (x8) or as words (x16). If Organization Select (ORG) is left unconnected (or connected to $\mathrm{V}_{\mathrm{CC}}$ ) the x16 organization is selected; when Organization Select (ORG) is connected to Ground ( $\mathrm{V}_{\mathrm{SS}}$ ) the x 8 organization is selected. When the M93Cx6 is in Standby mode, Organization Select (ORG) should be set either to $\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{CC}}$ for minimum power consumption. Any voltage between $\mathrm{V}_{\mathrm{SS}}$ and $\mathrm{V}_{\mathrm{CC}}$ applied to Organization Select (ORG) may increase the Standby current.

## 5 Instructions

The instruction set of the M93Cx6 devices contains seven instructions, as summarized in Table 5. to Table 7.. Each instruction consists of the following parts, as shown in Figure 4.:

- Each instruction is preceded by a rising edge on Chip Select Input (S) with Serial Clock (C) being held low.
- A start bit, which is the first '1' read on Serial Data Input (D) during the rising edge of Serial Clock (C).
- Two op-code bits, read on Serial Data Input (D) during the rising edge of Serial Clock (C). (Some instructions also use the first two bits of the address to define the op-code).
- The address bits of the byte or word that is to be accessed. For the M93C46, the address is made up of 6 bits for the x 16 organization or 7 bits for the x 8 organization (see Table 5.). For the M93C56 and M93C66, the address is made up of 8 bits for the x16 organization or 9 bits for the x8 organization (see Table 6.). For the M93C76 and M93C86, the address is made up of 10 bits for the $x 16$ organization or 11 bits for the x 8 organization (see Table 7.).

The M93Cx6 devices are fabricated in CMOS technology and are therefore able to run as slow as 0 Hz (static input signals) or as fast as the maximum ratings specified in Table 20. to Table 23..

Table 5. Instruction set for the M93C46

| Instruction | Description | Start bit | $\begin{aligned} & \text { Op- } \\ & \text { code } \end{aligned}$ | x8 origination ( 0 ( ${ }^{\text {a }}=0$ ) |  |  | x16 origination ( $0 R G=1$ ) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Address <br> (1) | Data | Required clock cycles | Address <br> (1) | Data | Required clock cycles |
| READ | Read Data from Memory | 1 | 10 | A6-A0 | Q7-Q0 |  | A5-A0 | Q15-Q0 |  |
| WRITE | Write Data to Memory | 1 | 01 | A6-A0 | D7-D0 | 18 | A5-A0 | D15-D0 | 25 |
| WEN | Write Enable | 1 | 00 | $\begin{gathered} 11 \mathrm{X} \\ \mathrm{XXXX} \end{gathered}$ |  | 10 | 11 XXXX |  | 9 |
| WDS | Write Disable | 1 | 00 | $\begin{gathered} 00 X \\ \text { XXXX } \end{gathered}$ |  | 10 | 00 XXXX |  | 9 |
| ERASE | Erase Byte or Word | 1 | 11 | A6-A0 |  | 10 | A5-A0 |  | 9 |
| ERAL | Erase All Memory | 1 | 00 | $\begin{gathered} 10 X \\ \text { XXXX } \end{gathered}$ |  | 10 | 10 XXXX |  | 9 |
| WRAL | Write All Memory with same Data | 1 | 00 | $\begin{gathered} 01 \mathrm{X} \\ \mathrm{XXXX} \end{gathered}$ | D7-D0 | 18 | 01 XXXX | D15-D0 | 25 |

1. $X=$ Don't Care bit.

Table 6. Instruction set for the M93C56 and M93C66

| Instruction | Description | Start bit | Op-code | x8 origination ( $0 R G=0$ ) |  |  | x16 origination ( $\mathrm{ORG}=1$ ) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Address <br> (1) (2) | Data | Required clock cycles | Address (1) (3) | Data | Required clock cycles |
| READ | Read Data from Memory | 1 | 10 | A8-A0 | Q7-Q0 |  | A7-A0 | Q15-Q0 |  |
| WRITE | Write Data to Memory | 1 | 01 | A8-A0 | D7-D0 | 20 | A7-A0 | D15-D0 | 27 |
| WEN | Write Enable | 1 | 00 | $\begin{aligned} & \text { 11XXX } \\ & \text { XXXX } \end{aligned}$ |  | 12 | $\begin{aligned} & 11 \mathrm{XX} \\ & \mathrm{XXXX} \end{aligned}$ |  | 11 |
| WDS | Write Disable | 1 | 00 | $\begin{gathered} 0 \text { OXXX } \\ \text { XXXX } \end{gathered}$ |  | 12 | $\begin{aligned} & \text { OOXX } \\ & \text { XXXX } \end{aligned}$ |  | 11 |
| ERASE | Erase Byte or Word | 1 | 11 | A8-A0 |  | 12 | A7-A0 |  | 11 |
| ERAL | Erase All Memory | 1 | 00 | $\begin{gathered} 10 \mathrm{XXX} \\ \mathrm{XXXX} \end{gathered}$ |  | 12 | $\begin{aligned} & 10 X X \\ & X X X X \end{aligned}$ |  | 11 |
| WRAL | Write All Memory with same Data | 1 | 00 | $\begin{gathered} 0 \text { 1XXX } \\ \text { XXXX } \end{gathered}$ | D7-D0 | 20 | $\begin{aligned} & 01 X X \\ & \text { XXXX } \end{aligned}$ | D15-D0 | 27 |

1. $X=$ Don't Care bit.
2. Address bit A8 is not decoded by the M93C56.
3. Address bit A7 is not decoded by the M93C56.

Table 7. Instruction set for the M93C76 and M93C86

| Instruction | Description | Start bit | $\begin{aligned} & \text { Op- } \\ & \text { code } \end{aligned}$ | x8 Origination ( $0 R G=0$ ) |  |  | x16 Origination ( $0 R G=1$ ) |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Address ${ }^{(1),}$ (2) | Data | Required clock cycles | Address (1) (3) | Data | Required clock cycles |
| READ | Read Data from Memory | 1 | 10 | A10-A0 | Q7-Q0 |  | A9-A0 | Q15-Q0 |  |
| WRITE | Write Data to Memory | 1 | 01 | A10-A0 | D7-D0 | 22 | A9-A0 | D15-D0 | 29 |
| WEN | Write Enable | 1 | 00 | $\begin{gathered} \text { 11X XXXX } \\ \text { XXXX } \end{gathered}$ |  | 14 | $\begin{gathered} 11 \mathrm{XXXX} \\ \text { XXXX } \end{gathered}$ |  | 13 |
| WDS | Write Disable | 1 | 00 | $\begin{gathered} \text { 00X XXXX } \\ \text { XXXX } \end{gathered}$ |  | 14 | $\begin{gathered} 00 X X X X \\ \text { XXXX } \end{gathered}$ |  | 13 |
| ERASE | Erase Byte or Word | 1 | 11 | A10-A0 |  | 14 | A9-A0 |  | 13 |
| ERAL | Erase All Memory | 1 | 00 | $\begin{gathered} 10 \mathrm{XXXXX} \\ \text { XXXX } \end{gathered}$ |  | 14 | $\begin{gathered} 10 \mathrm{XXXX} \\ \text { XXXX } \end{gathered}$ |  | 13 |
| WRAL | Write All Memory with same Data | 1 | 00 | $\begin{gathered} \text { 01X XXXX } \\ \text { XXXX } \end{gathered}$ | D7-D0 | 22 | $\begin{gathered} 01 \text { XXXX } \\ \text { XXXX } \end{gathered}$ | D15-D0 | 29 |

1. $X=$ Don't Care bit.
2. Address bit A10 is not decoded by the M93C76.
3. Address bit A9 is not decoded by the M93C76.

### 5.1 Read Data from Memory

The Read Data from Memory (READ) instruction outputs data on Serial Data Output (Q). When the instruction is received, the op-code and address are decoded, and the data from the memory is transferred to an output shift register. A dummy 0 bit is output first, followed by the 8 -bit byte or 16 -bit word, with the most significant bit first. Output data changes are triggered by the rising edge of Serial Clock (C). The M93Cx6 automatically increments the internal address register and clocks out the next byte (or word) as long as the Chip Select Input (S) is held High. In this case, the dummy 0 bit is not output between bytes (or words) and a continuous stream of data can be read.

### 5.2 Write Enable and Write Disable

The Write Enable (WEN) instruction enables the future execution of erase or write instructions, and the Write Disable (WDS) instruction disables it. When power is first applied, the M93Cx6 initializes itself so that erase and write instructions are disabled. After an Write Enable (WEN) instruction has been executed, erasing and writing remains enabled until an Write Disable (WDS) instruction is executed, or until $\mathrm{V}_{\mathrm{CC}}$ falls below the power-on reset threshold voltage. To protect the memory contents from accidental corruption, it is advisable to issue the Write Disable (WDS) instruction after every write cycle. The Read Data from Memory (READ) instruction is not affected by the Write Enable (WEN) or Write Disable (WDS) instructions.

Figure 4. READ, WRITE, WEN, WDS sequences


1. For the meanings of An, Xn, Qn and Dn, see Table 5., Table 6. and Table 7..

### 5.3 Erase Byte or Word

The Erase Byte or Word (ERASE) instruction sets the bits of the addressed memory byte (or word) to 1 . Once the address has been correctly decoded, the falling edge of the Chip Select Input (S) starts the self-timed Erase cycle. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in the READY/BUSY status section.

### 5.4 Write

For the Write Data to Memory (WRITE) instruction, 8 or 16 data bits follow the op-code and address bits. These form the byte or word that is to be written. As with the other bits, Serial Data Input (D) is sampled on the rising edge of Serial Clock (C).

After the last data bit has been sampled, the Chip Select Input (S) must be taken low before the next rising edge of Serial Clock (C). If Chip Select Input (S) is brought low before or after this specific time frame, the self-timed programming cycle will not be started, and the addressed location will not be programmed. The completion of the cycle can be detected by monitoring the READY/BUSY line, as described later in this document.

Once the Write cycle has been started, it is internally self-timed (the external clock signal on Serial Clock (C) may be stopped or left running after the start of a Write cycle). The cycle is automatically preceded by an Erase cycle, so it is unnecessary to execute an explicit erase instruction before a Write Data to Memory (WRITE) instruction.

Figure 5. ERASE, ERAL sequences


1. For the meanings of An and Xn , please see Table 5., Table 6. and Table 7..

### 5.5 Erase All

The Erase All Memory (ERAL) instruction erases the whole memory (all memory bits are set to 1). The format of the instruction requires that a dummy address be provided. The Erase cycle is conducted in the same way as the Erase instruction (ERASE). The completion of the cycle can be detected by monitoring the READY/BUSY line, as described in the READY/BUSY status section.

### 5.6 Write All

As with the Erase All Memory (ERAL) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that a dummy address be provided. As with the Write Data to Memory (WRITE) instruction, the format of the Write All Memory with same Data (WRAL) instruction requires that an 8-bit data byte, or 16-bit data word, be provided. This value is written to all the addresses of the memory device. The completion of the cycle can be detected by monitoring the READY/ $\overline{B U S Y}$ line, as described next.

Figure 6. WRAL sequence


1. For the meanings of Xn and Dn, please see Table 5., Table 6. and Table 7..

## 6 READY/BUSY status

While the Write or Erase cycle is underway, for a WRITE, ERASE, WRAL or ERAL instruction, the Busy signal $(\mathrm{Q}=0)$ is returned whenever Chip Select input ( S ) is driven high. (Please note, though, that there is an initial delay, of $\mathrm{t}_{\mathrm{SLSH}}$, before this status information becomes available). In this state, the M93Cx6 ignores any data on the bus. When the Write cycle is completed, and Chip Select Input ( S ) is driven high, the Ready signal ( $\mathrm{Q}=1$ ) indicates that the M93Cx6 is ready to receive the next instruction. Serial Data Output (Q) remains set to 1 until the Chip Select Input (S) is brought low or until a new start bit is decoded.

## $7 \quad$ Initial delivery state

The device is delivered with all bits in the memory array set to 1 (each byte contains FFh).

## 8 Common I/O operation

Serial Data Output (Q) and Serial Data Input (D) can be connected together, through a current limiting resistor, to form a common, single-wire data bus. Some precautions must be taken when operating the memory in this way, mostly to prevent a short circuit current from flowing when the last address bit (A0) clashes with the first data bit on Serial Data Output (Q). Please see the application note AN394 for details.

## $9 \quad$ Clock pulse counter

In a noisy environment, the number of pulses received on Serial Clock (C) may be greater than the number delivered by the master (the microcontroller). This can lead to a misalignment of the instruction of one or more bits (as shown in Figure 7.) and may lead to the writing of erroneous data at an erroneous address.

To combat this problem, the M93Cx6 has an on-chip counter that counts the clock pulses from the start bit until the falling edge of the Chip Select Input (S). If the number of clock pulses received is not the number expected, the WRITE, ERASE, ERAL or WRAL instruction is aborted, and the contents of the memory are not modified.

The number of clock cycles expected for each instruction, and for each member of the M93Cx6 family, are summarized in Table 5. to Table 7.. For example, a Write Data to Memory (WRITE) instruction on the M93C56 (or M93C66) expects 20 clock cycles (for the x8 organization) from the start bit to the falling edge of Chip Select Input (S). That is:

> 1 Start bit
> +2 Op-code bits
> +9 Address bits
> +8 Data bits

Figure 7. Write sequence with one clock glitch


## 10 Maximum rating

Stressing the device above the rating listed in the absolute maximum ratings table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

Table 8. Absolute maximum ratings

| Symbol | Parameter | Min. | Max. | Unit |  |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{T}_{\mathrm{A}}$ | Ambient operating temperature | -40 | 130 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\mathrm{STG}}$ | Storage temperature | -65 | 150 | ${ }^{\circ} \mathrm{C}$ |  |
| $\mathrm{T}_{\text {LEAD }}$ | lead temperature during soldering | PDIP |  | $260^{(1)}$ |  |
|  |  | other packages | See note ${ }^{(2)}$ |  | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\mathrm{OUT}}$ | Output range ( $\mathrm{Q}=\mathrm{V}_{\mathrm{OH}}$ or Hi-Z) | -0.50 | $\mathrm{~V}_{\mathrm{CC}}+0.5$ | V |  |
| $\mathrm{~V}_{\text {IN }}$ | Input range | -0.50 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |  |
| $\mathrm{~V}_{\mathrm{CC}}$ | Supply voltage | -0.50 | 6.5 | V |  |
| $\mathrm{~V}_{\text {ESD }}$ | Electrostatic discharge voltage (human body model $)^{(3)}$ | -4000 | 4000 | V |  |

1. $\mathrm{T}_{\text {LEAD }}$ max must not be applied for more than 10 s .
2. Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the ST ECOPACK ${ }^{\circledR}$ 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU.
3. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 $\Omega, R 2=500 \Omega)$.

## 11 DC and AC parameters

This section summarizes the operating and measurement conditions, and the dc and ac characteristics of the device. The parameters in the dc and ac characteristic tables that follow are derived from tests performed under the measurement conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

Table 9. Operating conditions (M93Cx6)

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 4.5 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature (device grade 6) | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | Ambient operating temperature (device grade 3) | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

Table 10. Operating conditions (M93Cx6-W)

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 2.5 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature (device grade 6) | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |
|  | Ambient operating temperature (device grade 3) | -40 | 125 | ${ }^{\circ} \mathrm{C}$ |

Table 11. Operating conditions (M93Cx6-R)

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Supply voltage | 1.8 | 5.5 | V |
| $\mathrm{~T}_{\mathrm{A}}$ | Ambient operating temperature (device grade 6) | -40 | 85 | ${ }^{\circ} \mathrm{C}$ |

Table 12. AC measurement conditions (M93Cx6) ${ }^{(1)}$

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance | 100 |  | pF |
|  | Input rise and fall times |  | 50 | ns |
|  | Input pulse voltages | 0.4 V to 2.4 V | V |  |
|  | Input timing reference voltages | 1.0 V and 2.0 V | V |  |
|  | Output timing reference voltages | 0.8 V and 2.0 V | V |  |

1. Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data out is no longer driven.

Table 13. AC measurement conditions (M93Cx6-W and M93Cx6-R)(1)

| Symbol | Parameter | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{L}}$ | Load capacitance | 100 |  | pF |
|  | Input rise and fall times |  | 50 | ns |
|  | Input pulse voltages | $0.2 \mathrm{~V}_{\mathrm{CC}}$ to $0.8 \mathrm{~V}_{\mathrm{CC}}$ | V |  |
|  | Input timing reference voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ | V |  |
|  | Output timing reference voltages | $0.3 \mathrm{~V}_{\mathrm{CC}}$ to $0.7 \mathrm{~V}_{\mathrm{CC}}$ | V |  |

1. Output $\mathrm{Hi}-\mathrm{Z}$ is defined as the point where data out is no longer driven.

Figure 8. AC testing input output waveforms


Table 14. Capacitance ${ }^{(1)}$

| Symbol | Parameter | Test condition | Min | Max | Unit |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {OUT }}$ | Output capacitance | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 5 | pF |
| $\mathrm{C}_{\text {IN }}$ | Input capacitance | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ |  | 5 | pF |

1. Sampled only, not $100 \%$ tested, at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ and a frequency of 1 MHz .

Table 15. DC characteristics (M93Cx6, device grade 6)

| Symbol | Parameter | Test condition | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2.5$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}, \mathrm{Q}$ in $\mathrm{Hi}-\mathrm{Z}$ |  | $\pm 2.5$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=2 \mathrm{MHz}$, <br> $\mathrm{Q}=\mathrm{open}$ |  | 2 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply current (Standby) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\mathrm{SS}}$, <br> $\mathrm{ORG}=\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{CC}}$, <br> pin7 $=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{SS}}$ or $\mathrm{Hi}-\mathrm{Z}$ |  | 15 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}{ }^{(1)}$ | Input low voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ |  |  |  |

1. The input and output levels are compatible with TTL logic levels.

Table 16. DC characteristics (M93Cx6, device grade 3)

| Symbol | Parameter | Test condition | Min. | Max. | Unit |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2.5$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LO}}$ | Output leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\mathrm{OUT}} \leq \mathrm{V}_{\mathrm{CC}}, \mathrm{Q}$ in $\mathrm{Hi}-Z$ |  | $\pm 2.5$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{IH}}, f=2 \mathrm{MHz}$, <br> $\mathrm{Q}=\mathrm{open}$ |  | 2 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply current (Standby) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\mathrm{SS}}$, <br> $\mathrm{ORG}, \mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{CC}}$, <br> pin7 $=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{SS}}$ or $\mathrm{Hi}-\mathrm{Z}$ |  | 15 | $\mu \mathrm{~A}$ |
| $\mathrm{~V}_{\mathrm{IL}}$ | Input low voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ | -0.45 | 0.8 | V |
| $\mathrm{~V}_{\mathrm{IH}}$ | Input high voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ | 2 | $\mathrm{~V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{~V}_{\mathrm{OL}}$ | Output low voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{~V}_{\mathrm{OH}}$ | Output high voltage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | $0.8 \mathrm{~V}_{\mathrm{CC}}$ |  | V |

Table 17. DC characteristics (M93Cx6-W, device grade 6)

| Symbol | Parameter | Test condition | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2.5$ | $\mu \mathrm{A}$ |
| lo | Output leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}, \mathrm{Q}$ in Hi-Z |  | $\pm 2.5$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current (CMOS inputs) | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{H},}, \mathrm{f}=2 \mathrm{MHz}, \\ \mathrm{Q}=\text { open } \end{gathered}$ |  | 2 | mA |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{IH},}, \mathrm{f}=2 \mathrm{MHz}, \\ \mathrm{Q}=\text { open } \end{gathered}$ |  | 1 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\mathrm{SS}}, \\ \mathrm{ORG}=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}} \\ \operatorname{pin} 7=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{SS}} \text { or } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage (D, C, S) |  | -0.45 | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (D, C, S) |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low voltage (Q) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{l}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output high voltage (Q) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | $0.8 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |

Table 18. DC characteristics (M93Cx6-W, device grade 3)

| Symbol | Parameter | Test condition | Min. ${ }^{(1)}$ | Max. ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}$ |  | $\pm 2.5$ | $\mu \mathrm{A}$ |
| lo | Output leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}, \mathrm{Q}$ in Hi-Z |  | $\pm 2.5$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply current (CMOS inputs) | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{HH},}, \mathrm{f}=2 \mathrm{MHz}, \\ \mathrm{Q}=\text { open } \end{gathered}$ |  | 2 | mA |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{IH},}, \mathrm{f}=2 \mathrm{MHz}, \\ \mathrm{Q}=\text { open } \end{gathered}$ |  | 1 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply current (Standby) | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\mathrm{SS}},$ <br> $\mathrm{ORG}=\mathrm{V}_{\mathrm{SS}}$ or $\mathrm{V}_{\mathrm{CC}}$, $\operatorname{pin} 7=V_{\mathrm{CC}}, \mathrm{V}_{\mathrm{SS}}$ or $\mathrm{Hi}-\mathrm{Z}$ |  | 5 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage (D, C, S) |  | -0.45 | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (D, C, S) |  | 0.7 VCC | $V_{C C}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low voltage (Q) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=2.1 \mathrm{~mA}$ |  | 0.4 | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output high voltage (Q) | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-400 \mu \mathrm{~A}$ | 0.8 V CC |  | V |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |

1. New product: identified by Process Identification letter W or G or S.

Table 19. DC characteristics (M93Cx6-R)

| Symbol | Parameter | Test condition | Min. ${ }^{(1)}$ | Max. ${ }^{(1)}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{LI}}$ | Input leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\mathrm{CC}}$ |  | $\pm 2.5$ | $\mu \mathrm{A}$ |
| lo | Output leakage current | $0 \mathrm{~V} \leq \mathrm{V}_{\text {OUT }} \leq \mathrm{V}_{\text {CC }}, ~ Q ~ i n ~ H i-Z ~$ |  | $\pm 2.5$ | $\mu \mathrm{A}$ |
| $I_{C C}$ | Supply current (CMOS inputs) | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{IH},}, \mathrm{f}=2 \mathrm{MHz}, \\ \mathrm{Q}=\text { open } \end{gathered}$ |  | 2 | mA |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{IH}}, \mathrm{f}=1 \mathrm{MHz}, \\ \mathrm{Q}=\text { open } \end{gathered}$ |  | 1 | mA |
| $\mathrm{I}_{\mathrm{CC} 1}$ | Supply current (Standby) | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}, \mathrm{~S}=\mathrm{V}_{\mathrm{SS}}, \mathrm{C}=\mathrm{V}_{\mathrm{SS}}, \\ \text { ORG }=\mathrm{V}_{\mathrm{SS}} \text { or } \mathrm{V}_{\mathrm{CC}}, \\ \text { pin7 }=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{SS}} \text { or } \mathrm{Hi}-\mathrm{Z} \end{gathered}$ |  | 2 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {IL }}$ | Input low voltage (D, C, S) |  | -0.45 | 0.2 VCC | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input high voltage (D, C, S) |  | 0.8 V CC | $\mathrm{V}_{\mathrm{CC}}+1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output low voltage (Q) | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OL}}=100 \mu \mathrm{~A}$ |  | 0.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output high voltage (Q) | $\mathrm{V}_{\mathrm{CC}}=1.8 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ |  | V |

1. This product is under development. For more information, please contact your nearest ST sales office.

Table 20. AC characteristics (M93Cx6, device grade 6 or 3)

| Test conditions specified in Table 12. and Table 9. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Alt. | Parameter | Min. | Max. | Unit |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock frequency | D.C. | 2 | MHz |
| $\mathrm{t}_{\text {SLCH }}$ |  | Chip Select low to Clock high | 50 |  | ns |
| ${ }^{\text {t }}$ SHCH | ${ }^{\text {t }}$ CSS | Chip Select setup time M93C46, M93C56, M93C66 | 50 |  | ns |
|  |  | Chip Select setup time M93C76, M93C86 | 50 |  | ns |
| $\mathrm{t}_{\text {SLSH }}{ }^{(1)}$ | $\mathrm{t}_{\mathrm{cs}}$ | Chip Select low to Chip Select high | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CHCL}}{ }^{(2)}$ | $\mathrm{t}_{\text {SKH }}$ | Clock high time | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CLCH}}{ }^{(2)}$ | $\mathrm{t}_{\text {SKL }}$ | Clock low time | 200 |  | ns |
| $\mathrm{t}_{\mathrm{DVCH}}$ | $\mathrm{t}_{\text {DIS }}$ | Data in setup time | 50 |  | ns |
| $\mathrm{t}_{\text {CHDX }}$ | ${ }^{\text {tin }}$ | Data in hold time | 50 |  | ns |
| $\mathrm{t}_{\text {CLSH }}$ | $\mathrm{t}_{\text {SKS }}$ | Clock setup time (relative to S) | 50 |  | ns |
| $\mathrm{t}_{\text {CLSL }}$ | $\mathrm{t}_{\text {CSH }}$ | Chip Select hold time | 0 |  | ns |
| $\mathrm{t}_{\text {SHQV }}$ | $\mathrm{t}_{\text {sv }}$ | Chip Select to READY/BUSY status |  | 200 | ns |
| tstaz | $t_{\text {DF }}$ | Chip Select low to output Hi-Z |  | 100 | ns |
| $\mathrm{t}_{\mathrm{CHQL}}$ | $\mathrm{t}_{\text {PDO }}$ | Delay to output low |  | 200 | ns |
| $\mathrm{t}_{\mathrm{CHQV}}$ | $\mathrm{t}_{\text {PD1 }}$ | Delay to output valid |  | 200 | ns |
| $t_{W}$ | $t_{\text {WP }}$ | Erase or Write cycle time |  | 5 | ms |

1. Chip Select Input (S) must be brought low for a minimum of $\mathrm{t}_{\mathrm{SLSH}}$ between consecutive instruction cycles.
2. $\mathrm{t}_{\mathrm{CHCL}}+\mathrm{t}_{\mathrm{CLCH}} \geq 1 / \mathrm{f}_{\mathrm{C}}$.

Table 21. AC characteristics (M93Cx6-W, device grade 6)

| Test conditions specified in Table 13. and Table 10. |  |  |  |  |  |
| :---: | :---: | :--- | :---: | :---: | :---: |
| Symbol | Alt. | Parameter | Min. | Max. | Unit |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock frequency | D.C. | 2 | MHz |
| $\mathrm{t}_{\mathrm{SLCH}}$ |  | Chip Select low to Clock high | 50 |  | ns |
| $\mathrm{t}_{\text {SHCH }}$ | $\mathrm{t}_{\mathrm{CSS}}$ | Chip Select setup time | 50 |  | ns |
| $\mathrm{t}_{\text {SLSH }}{ }^{(1)}$ | $\mathrm{t}_{\mathrm{CS}}$ | Chip Select low to Chip Select high | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CHCL}}{ }^{(2)}$ | $\mathrm{t}_{\mathrm{SKH}}$ | Clock high time | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CLCH}}{ }^{(2)}$ | $\mathrm{t}_{\text {SKL }}$ | Clock low time | 200 |  | ns |
| $\mathrm{t}_{\mathrm{DVCH}}$ | $\mathrm{t}_{\mathrm{DIS}}$ | Data in setup time | 50 |  | ns |
| $\mathrm{t}_{\mathrm{CHDX}}$ | $\mathrm{t}_{\mathrm{DIH}}$ | Data in hold time | 50 |  | ns |
| $\mathrm{t}_{\mathrm{CLSH}}$ | $\mathrm{t}_{\mathrm{SKS}}$ | Clock setup time (relative to S) | 50 |  | ns |
| $\mathrm{t}_{\mathrm{CLSL}}$ | $\mathrm{t}_{\mathrm{CSH}}$ | Chip Select hold time | 0 |  | ns |
| $\mathrm{t}_{\mathrm{SHQV}}$ | $\mathrm{t}_{\mathrm{SV}}$ | Chip Select to READY/BUSY status |  | 200 | ns |

Table 21. AC characteristics (M93Cx6-W, device grade 6)

| Test conditions specified in Table 13. and Table 10. |  |  |  |  |  |
| :---: | :---: | :--- | :---: | :---: | :---: |
| Symbol | Alt. | Parameter | Min. | Max. | Unit |
| $\mathrm{t}_{\text {SLQZ }}$ | $\mathrm{t}_{\mathrm{DF}}$ | Chip Select low to output Hi-Z |  | 100 | ns |
| $\mathrm{t}_{\mathrm{CHQL}}$ | $\mathrm{t}_{\text {PDO }}$ | Delay to output low |  | 200 | ns |
| $\mathrm{t}_{\mathrm{CHQV}}$ | $\mathrm{t}_{\text {PD1 }}$ | Delay to output valid |  | 200 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | $\mathrm{t}_{\mathrm{WP}}$ | Erase or Write cycle time |  | 5 | ms |

1. Chip Select Input ( S ) must be brought low for a minimum of $\mathrm{t}_{\text {SLSH }}$ between consecutive instruction cycles.
2. $\mathrm{t}_{\mathrm{CHCL}}+\mathrm{t}_{\mathrm{CLCH}} \geq 1 / \mathrm{f}_{\mathrm{C}}$.

Table 22. AC characteristics (M93Cx6-W, device grade 3)

| Test conditions specified in Table 13. and Table 10. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Alt. | Parameter | Min. | Max. | Unit |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock frequency | D.C. | 2 | MHz |
| $\mathrm{t}_{\text {SLCH }}$ |  | Chip Select low to Clock high | 50 |  | ns |
| $\mathrm{t}_{\text {SHCH }}$ | $\mathrm{t}_{\mathrm{css}}$ | Chip Select set-up time | 50 |  | ns |
| $\mathrm{t}_{\text {SLSH }}{ }^{(1)}$ | $\mathrm{t}_{\mathrm{cs}}$ | Chip Select low to Chip Select high | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CHCL}}{ }^{(2)}$ | $\mathrm{t}_{\text {SKH }}$ | Clock high time | 200 |  | ns |
| $\mathrm{t}_{\mathrm{CLCH}}{ }^{(2)}$ | $\mathrm{t}_{\text {SKL }}$ | Clock low time | 200 |  | ns |
| $t_{\text {dVCH }}$ | $\mathrm{t}_{\text {DIS }}$ | Data in set-up time | 50 |  | ns |
| $\mathrm{t}_{\mathrm{CHDX}}$ | $\mathrm{t}_{\mathrm{DIH}}$ | Data in hold time | 50 |  | ns |
| ${ }^{\text {t }}$ LSS | $\mathrm{t}_{\text {SKS }}$ | Clock set-up time (relative to S) | 50 |  | ns |
| $\mathrm{t}_{\text {CLSL }}$ | $\mathrm{t}_{\mathrm{CSH}}$ | Chip Select hold time | 0 |  | ns |
| $\mathrm{t}_{\text {SHQV }}$ | $\mathrm{t}_{\text {sv }}$ | Chip Select to READY/ $\overline{\text { BUSY }}$ status |  | 200 | ns |
| ${ }^{\text {tsLQZ }}$ | $t_{\text {DF }}$ | Chip Select low to output Hi-Z |  | 100 | ns |
| $\mathrm{t}_{\mathrm{CHQL}}$ | $\mathrm{t}_{\text {PDO }}$ | Delay to output low |  | 200 | ns |
| $\mathrm{t}_{\mathrm{CHQV}}$ | $\mathrm{t}_{\text {PD1 }}$ | Delay to output valid |  | 200 | ns |
| $\mathrm{t}_{\text {w }}$ | $\mathrm{t}_{\text {WP }}$ | Erase or Write cycle time |  | 5 | ms |

1. Chip Select Input ( S ) must be brought low for a minimum of $\mathrm{t}_{\mathrm{SLSH}}$ between consecutive instruction cycles.
2. $\mathrm{t}_{\mathrm{CHCL}}+\mathrm{t}_{\mathrm{CLCH}} \geq 1 / \mathrm{f}_{\mathrm{C}}$.

Table 23. AC characteristics (M93Cx6-R)

| Test conditions specified in Table 13. and Table 11. |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Alt. | Parameter | Min. ${ }^{(1)}$ | Max. ${ }^{(1)}$ | Unit |
| $\mathrm{f}_{\mathrm{C}}$ | $\mathrm{f}_{\text {SK }}$ | Clock frequency | D.C. | 1 | MHz |
| $\mathrm{t}_{\text {SLCH }}$ |  | Chip Select low to Clock high | 250 |  | ns |
| ${ }^{\text {t }}$ SHCH | $\mathrm{t}_{\mathrm{CSS}}$ | Chip Select setup time | 50 |  | ns |
| $\mathrm{t}_{\text {SLSH }}{ }^{(2)}$ | $\mathrm{t}_{\mathrm{CS}}$ | Chip Select low to Chip Select high | 250 |  | ns |
| $\mathrm{t}_{\mathrm{CHCL}}{ }^{(3)}$ | $\mathrm{t}_{\text {SKH }}$ | Clock high time | 250 |  | ns |
| $\mathrm{t}_{\mathrm{CLCH}}{ }^{(3)}$ | ${ }_{\text {t }}^{\text {SKL }}$ | Clock low time | 250 |  | ns |
| $\mathrm{t}_{\mathrm{DVCH}}$ | $\mathrm{t}_{\text {DIS }}$ | Data in setup time | 100 |  | ns |
| $\mathrm{t}_{\text {CHDX }}$ | $\mathrm{t}_{\text {DIH }}$ | Data in hold time | 100 |  | ns |
| ${ }^{\text {t CLSH }}$ | $\mathrm{t}_{\text {SKS }}$ | Clock setup time (relative to S) | 100 |  | ns |
| $\mathrm{t}_{\text {CLSL }}$ | ${ }^{\text {t }}$ CSH | Chip Select hold time | 0 |  | ns |
| $\mathrm{t}_{\text {SHQV }}$ | $\mathrm{t}_{\mathrm{Sv}}$ | Chip Select to READY/BUSY status |  | 400 | ns |
| ${ }^{\text {tsLQZ }}$ | $t_{\text {DF }}$ | Chip Select low to output Hi-Z |  | 200 | ns |
| $\mathrm{t}_{\mathrm{CHOL}}$ | $\mathrm{t}_{\text {PDO }}$ | Delay to output low |  | 400 | ns |
| $\mathrm{t}_{\mathrm{CHQV}}$ | $\mathrm{t}_{\text {PD1 }}$ | Delay to output valid |  | 400 | ns |
| $t_{\text {w }}$ | $\mathrm{t}_{\mathrm{WP}}$ | Erase or Write cycle time |  | 10 | ms |

1. This product is under development. For more information, please contact your nearest ST sales office.
2. Chip Select Input (S) must be brought low for a minimum of $\mathrm{t}_{\mathrm{SLSH}}$ between consecutive instruction cycles.
3. $\mathrm{t}_{\mathrm{CHCL}}+\mathrm{t}_{\mathrm{CLCH}} \geq 1 / \mathrm{f}_{\mathrm{C}}$.

Figure 9. Synchronous timing (start and op-code input)


Figure 10. Synchronous timing (Read or Write)


Figure 11. Synchronous timing (Read or Write)


## 12 Package mechanical data

In order to meet environmental requirements, ST offers the M93C86, M93C76, M93C66, M93C56 and M93C46 in ECOPACK ${ }^{\circledR}$ packages. These packages have a lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at www.st.com.

Figure 12. PDIP8 - 8 lead plastic dual in-line package, 300 mils body width, package outline


PDIP-B

1. Drawing is not to scale.

Table 24. PDIP8 - 8 lead plastic dual in-line package, 300 mils body width, package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ. | Min. | Max. | Typ. | Min. | Max. |
| A |  |  | 5.33 |  |  | 0.2098 |
| A1 |  | 0.38 |  |  | 0.015 |  |
| A2 | 3.3 | 2.92 | 4.95 | 0.1299 | 0.115 | 0.1949 |
| b | 0.46 | 0.36 | 0.56 | 0.0181 | 0.0142 | 0.022 |
| b2 | 1.52 | 1.14 | 1.78 | 0.0598 | 0.0449 | 0.0701 |
| c | 0.25 | 0.2 | 0.36 | 0.0098 | 0.0079 | 0.0142 |
| D | 9.27 | 9.02 | 10.16 | 0.365 | 0.3551 | 0.4 |
| E | 7.87 | 7.62 | 8.26 | 0.3098 | 0.3 | 0.3252 |
| E1 | 6.35 | 6.1 | 7.11 | 0.25 | 0.2402 | 0.2799 |
| e | 2.54 | - | - | 0.1 | - | - |
| eA | 7.62 | - | - | 0.3 | - | - |
| eB |  |  | 10.92 |  |  | 0.4299 |
| L | 3.3 | 2.92 | 3.81 | 0.1299 | 0.115 | 0.15 |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 13. SO8 narrow - 8 lead plastic small outline, 150 mils body width, package outline


SO-A

1. Drawing is not to scale.

Table 25. SO8 narrow - 8 lead plastic small outline, 150 mils body width, package data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ | Min | Max | Typ | Min | Max |
| A |  |  | 1.75 |  |  | 0.0689 |
| A1 |  | 0.1 | 0.25 |  | 0.0039 | 0.0098 |
| A2 |  | 1.25 |  |  | 0.0492 |  |
| b |  | 0.28 | 0.48 |  | 0.011 | 0.0189 |
| c |  | 0.17 | 0.23 |  | 0.0067 | 0.0091 |
| ccc |  |  | 0.1 |  |  | 0.0039 |
| D | 4.9 | 4.8 | 5 | 0.1929 | 0.189 | 0.1969 |
| E | 6 | 5.8 | 6.2 | 0.2362 | 0.2283 | 0.2441 |
| E1 | 3.9 | 3.8 | 4 | 0.1535 | 0.1496 | 0.1575 |
| e | 1.27 | - | - | 0.05 | - | - |
| h |  | 0.25 | 0.5 |  | 0.0098 | 0.0197 |
| k |  | $0^{\circ}$ | $8^{\circ}$ |  | $0^{\circ}$ | $8^{\circ}$ |
| L |  | 0.4 | 1.27 |  | 0.0157 | 0.05 |
| L1 | 1.04 |  |  | 0.0409 |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 14. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead $2 \times 3 \mathrm{~mm}$, outline


UFDFPN-01

1. Drawing is not to scale.
2. The central pad (the area E2 by $D 2$ in the above illustration) is pulled, internally, to $\mathrm{V}_{\text {SS }}$. It must not be allowed to be connected to any other voltage or signal line on the PCB, for example during the soldering process.
3. The circle in the top view of the package indicates the position of pin 1.

Table 26. UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual flat package no lead $2 \times 3 \mathrm{~mm}$, data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ | Min | Max | Typ | Min | Max |  |  |  |  |  |  |  |
| A | 0.55 | 0.45 | 0.6 | 0.0217 | 0.0177 | 0.0236 |  |  |  |  |  |  |  |
| A1 | 0.02 | 0 | 0.05 | 0.0008 | 0 | 0.002 |  |  |  |  |  |  |  |
| b | 0.25 | 0.2 | 0.3 | 0.0098 | 0.0079 | 0.0118 |  |  |  |  |  |  |  |
| D | 2 | 1.9 | 2.1 | 0.0787 | 0.0748 | 0.0827 |  |  |  |  |  |  |  |
| D2 | 1.6 | 1.5 | 1.7 | 0.063 | 0.0591 | 0.0669 |  |  |  |  |  |  |  |
| E | 3 | 2.9 | 3.1 | 0.1181 | 0.1142 | 0.122 |  |  |  |  |  |  |  |
| E2 | 0.2 | 0.1 | 0.3 | 0.0079 | 0.0039 | 0.0118 |  |  |  |  |  |  |  |
| e | 0.5 | - | - | 0.0197 | - | - |  |  |  |  |  |  |  |
| L | 0.45 | 0.4 | 0.5 | 0.0177 | 0.0157 | 0.0197 |  |  |  |  |  |  |  |
| L1 |  |  | 0.15 |  |  | 0.0059 |  |  |  |  |  |  |  |
| L3 |  |  |  |  |  |  |  |  | 0.3 |  |  | 0.0118 |  |
| ddd $^{(2)}$ | 0.08 |  |  | 0.08 |  |  |  |  |  |  |  |  |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.
2. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from measuring.

Figure 15. TSSOP8-8 lead thin shrink small outline, package outline


1. Drawing is not to scale.

Table 27. TSSOP8-8 lead thin shrink small outline, package mechanical data

| Symbol | millimeters |  |  | inches $^{(1)}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Typ. | Min. | Max. | Typ. | Min. | Max. |
| A |  |  | 1.2 |  |  | 0.0472 |
| A1 |  | 0.05 | 0.15 |  | 0.002 | 0.0059 |
| A2 | 1 | 0.8 | 1.05 | 0.0394 | 0.0315 | 0.0413 |
| b |  | 0.19 | 0.3 |  | 0.0075 | 0.0118 |
| c |  | 0.09 | 0.2 |  | 0.0035 | 0.0079 |
| CP |  |  | 0.1 |  |  | 0.0039 |
| D | 3 | 2.9 | 3.1 | 0.1181 | 0.1142 | 0.122 |
| e | 0.65 | - | - | 0.0256 | - | - |
| E | 6.4 | 6.2 | 6.6 | 0.252 | 0.2441 | 0.2598 |
| E1 | 4.4 | 4.3 | 4.5 | 0.1732 | 0.1693 | 0.1772 |
| L | 0.6 | 0.45 | 0.75 | 0.0236 | 0.0177 | 0.0295 |
| L1 | 1 |  |  | 0.0394 |  |  |
| $\alpha$ |  | $0^{\circ}$ | $8^{\circ}$ |  | $0^{\circ}$ | $8^{\circ}$ |
| N (pin number) |  | 8 |  |  | 8 |  |

1. Values in inches are converted from mm and rounded to 4 decimal digits.

## 13 Part numbering

Table 28. Ordering information scheme

| Example: |
| :--- |
| Device type |
| M93 = MICROWIRE serial access EEPROM |
| Device function |
| 86 M936 |

$86=16$ Kbit ( $2048 \times 8$ )
$76=8$ Kbit ( $1024 \times 8$ )
$66=4$ Kbit ( $512 \times 8$ )
$56=2$ Kbit ( $256 \times 8$ )
$46=1$ Kbit ( $128 \times 8$ )
Operating voltage
blank $=\mathrm{V}_{\mathrm{CC}}=4.5$ to 5.5 V
$\mathrm{W}=\mathrm{V}_{\mathrm{CC}}=2.5$ to 5.5 V
$\mathrm{R}=\mathrm{V}_{\mathrm{CC}}=1.8$ to 5.5 V
Package
BN = PDIP8
MN = SO8 (150 mils width)
MB = UFDFPN8 (MLP8)
DW = TSSOP8 (169 mils width)

## Device grade

6 = Industrial temperature range, -40 to $85^{\circ} \mathrm{C}$.
Device tested with standard test flow
3 = Device tested with high reliability certified flow ${ }^{(1)}$.
Automotive temperature range ( -40 to $125^{\circ} \mathrm{C}$ )
Packing
blank = standard packing
$\mathrm{T}=$ tape and reel packing
Plating technology
P or G = ECOPACK® (RoHS compliant)
Process ${ }^{(2)}$
M or /S = F6SP36\%

1. ST strongly recommends the use of the Automotive Grade devices for use in an automotive environment. The High Reliability Certified Flow (HRCF) is described in the quality note QNEE9801. Please ask your nearest ST sales office for a copy.
2. Used only for device grade 3 .

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST sales office.

Table 29. Available M93C46-x products (package, voltage range, temperature grade)

| Package | M93C46 <br> 4.5 V to 5.5 V | M93C46-W <br> 2.5 V to 5.5 V | M93C46-R <br> 1.8 V to 5.5 V |
| :---: | :---: | :---: | :---: |
| DIP8 (BN) | Range 3 | Range 6 <br> Range 3 | - |
| SO8 (MN) | Range 6 <br> Range 3 | Range 6 <br> Range 3 | - |
| TSSOP (DW) | - | Range 6 <br> Range 3 | - |

Table 30. Available M93C56-x products (package, voltage range, temperature grade)

| Package | M93C56 <br> 4.5 V to 5.5 V | M93C56-W <br> 2.5 V to 5.5 V | M93C56-R <br> 1.8 V to 5.5 V |
| :---: | :---: | :---: | :---: |
| SO8 (MN) | Range 6 <br> Range3 | Range 6 <br> Range3 | Range 6 |
| TSSOP (DW) | - | Range 6 | Range 6 |

Table 31. Available M93C66-x products (package, voltage range, temperature grade)

| Package | M93C66 <br> 4.5 V to 5.5 V | M93C66-W <br> 2.5 V to 5.5 V | M93C66-R <br> 1.8 V to 5.5 V |
| :---: | :---: | :---: | :---: |
| SO8 (MN) | Range 6 <br> Range3 | Range 6 <br> Range3 | - |
| TSSOP (DW) | - | Range 6 <br> Range3 | - |
| UFDFPN $2 \times 3 \mathrm{~mm}(\mathrm{MB})$ | - | - | Range 6 |

Table 32. Available M93C76-x products (package, voltage range, temperature grade)

| Package | M93C76 <br> 4.5 V to 5.5 V | M93C76-W <br> 2.5 V to 5.5 V | M93C76-R <br> 1.8 V to 5.5 V |
| :---: | :---: | :---: | :---: |
| SO8 (MN) | Range3 | Range 6 <br> Range3 | - |
| TSSOP (DW) | - | Range 6 | Range 6 |

Table 33. Available M93C86-x products (package, voltage range, temperature grade)

| Package | M93C86 <br> 4.5 V to 5.5 V | M93C86-W <br> 2.5 V to 5.5 V | M93C86-R <br> 1.8 V to 5.5 V |
| :---: | :---: | :---: | :---: |
| DIP8 (BN) | - | Range 6 | - |
| SO8 (MN) | Range 6 <br> Range3 | Range 6 <br> Range3 | - |
| TSSOP (DW) | - | Range 6 | - |

## 14 Revision history

Table 34. Document revision history

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 04-Feb-2003 | 2.0 | Document reformatted, and reworded, using the new template. Temperature range 1 removed. TSSOP8 ( $3 \times 3 \mathrm{~mm}$ ) package added. New products, identified by the process letter W, added, with fc(max) increased to 1 MHz for -R voltage range, and to 2 MHz for all other ranges (and corresponding parameters adjusted) |
| 26-Mar-2003 | 2.1 | Value of standby current (max) corrected in DC characteristics tables for -W and -R ranges <br> $\mathrm{V}_{\text {OUT }}$ and $\mathrm{V}_{\text {IN }}$ separated from $\mathrm{V}_{\text {IO }}$ in the Absolute Maximum Ratings table |
| 04-Apr-2003 | 2.2 | Values corrected in AC characteristics tables for -W range ( $\mathrm{t}_{\mathrm{SLSH}}, \mathrm{t}_{\mathrm{DVCH}}$, $\mathrm{t}_{\mathrm{CLSL}}$ ) for devices with Process Identification Letter W |
| 23-May-2003 | 2.3 | Standby current corrected for-R range |
| 27-May-2003 | 2.4 | Turned-die option re-instated in Ordering Information Scheme |
| 25-Nov-2003 | 3.0 | Table of contents, and Pb -free options added. Temperature range 7 added. $\mathrm{V}_{\mathrm{IL}}(\mathrm{min})$ improved to -0.45 V . |
| 30-Mar-2004 | 4.0 | MLP package added. Absolute Maximum Ratings for $\mathrm{V}_{\mathrm{IO}}(\mathrm{min})$ and $\mathrm{V}_{\mathrm{CC}}(\min )$ changed. Soldering temperature information clarified for RoHS compliant devices. Device grade information clarified. Process identification letter "G" information added |
| 16-Aug-2004 | 5.0 | M93C06 removed. Device grade information further clarified. Process identification letter " S " information added. Turned-die package option removed. Product list summary added. |
| 27-Oct-2005 | 6.0 | current product/new product distinction removed. $\mathrm{I}_{\mathrm{CC}}$ and $\mathrm{I}_{\mathrm{CC} 1}$ values for current product removed from tables 15,16 and 17 and AC characteristics for current product removed from Tables 20 and 21. Clock rate added to Features. <br> " $\mathrm{Q}=$ open" added to $\mathrm{I}_{\mathrm{CC}}$ Test conditions in DC Characteristics Tables 15, 16, 17, 18 and 19. <br> Process added to Table 28.: Ordering information scheme. POWER ON DATA PROTECTION section removed, replaced by Operating features and Active Power and Standby Power modes. Initial delivery state added. <br> SO8N and TSSOP8 packages updated. PDIP-specific T LEAD added to Table 8.: Absolute maximum ratings. |

Table 34. Document revision history (continued)

| Date | Revision | Changes |
| :---: | :---: | :---: |
| 31-Jul-2007 | 7 | Document reformatted. TSSOP8 $3 \times 3 \mathrm{~mm}$ (DS) package removed. Erase/Write Enable (EWEN) instruction replaced by Write Enable (WEN). Erase/Write Disable (EWDS) instruction replaced by Write Disable (WDS). <br> Section 7: Initial delivery state modified, ACTIVE POWER AND STANDBY POWER MODES section removed. <br> $\mathrm{I}_{\mathrm{CC} 1}$ test conditions modified in Table 15, Table 16, Table 17, Table 18 and Table 19. Note 1 added to Table 15. <br> $\mathrm{t}_{\mathrm{W}}$ parameter description modified in Table 20, Table 21, Table 22 and Table 23.. <br> SO8 narrow and UFDFPN8 package specifications updated (see Section 12: Package mechanical data). <br> Table 29, Table 30, Table 31, Table 32 and Table 33 added. <br> Blank option removed under Plating technology in Table 27: TSSOP8 8 lead thin shrink small outline, package mechanical data. <br> Section 2: Connecting to the serial bus added. Device grade 7 removed. |
| 29-Jan-2007 | 8 | Small text changes. <br> M93C76-R root part number added. <br> Section 2: Connecting to the serial bus modified (pull-down resitor added to Figure 3: Bus master and memory devices on the serial bus and paragraph added). <br> Section 3.1.2: Power-up conditions corrected. <br> $\mathrm{T}_{\text {LEAD }}$ modified in Table 8: Absolute maximum ratings. <br> $\mathrm{V}_{\mathrm{OH}}$ min guaranteed at a higher value in DC characteristics tables 15 , 16,17 and 18. <br> M93C56-R is also offered in TSSOP8 package (see Table 30). <br> Package mechanical inch values calculated from mm and rounded to 4 decimal digits in Section 12: Package mechanical data <br> TSSOP8 (DW) package specifications updated. |

## Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.
All ST products are sold pursuant to ST's terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2008 STMicroelectronics - All rights reserved

STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com

