LowâVoltage 16âBit Buffer with Bus Hold 1.8/2.5/3.3 V
(3âState, Inverting)
The 74ALVCH16240 is an advanced performance, inverting 16âbit buffer. It is designed for very highâspeed, very lowâpower operation in 1.8 V, 2.5 V or 3.3 V systems.
The 74ALVCH16240 is nibble controlled with each nibble functioning identically, but independently. The control pins may be tied together to obtain full 16âbit operation. The 3âstate outputs are controlled by an Output Enable (OEn) input for each nibble. When OEn is LOW, the outputs are on. When OEn is HIGH, the outputs are in the high impedance state. The data inputs include active busâhold circuitry, eliminating the need for external pullâup resistors to hold unused or floating inputs at a valid logic state.
⢠Designed for Low Voltage Operation: VCC = 1.65 to 3.6 V
⢠3.6 V Tolerant Inputs and Outputs
⢠HighâSpeed Operation:
3.0 ns Max for 3.0 to 3.6 V
3.7 ns Max for 2.3 to 2.7 V
6.0 ns Max for 1.65 to 1.95 V
⢠Static Drive:
±24 mA Drive at 3.0 V
±12 mA Drive at 2.3 V
±4 mA Drive at 1.65 V
⢠Supports Live Insertion and Withdrawal
⢠Includes Active BusâHold to Hold Unused or Floating Inputs at a
Valid Logic State
⢠IOFF Specification Guarantees High Impedance When VCC = 0 Vâ
⢠Near Zero Static Supply Current in All Three Logic States (40 A)
Substantially Reduces System Power Requirements
⢠Latchup Performance Exceeds ±250 mA @ 125°C
⢠ESD Performance: Human Body Model >2000V; Machine Model >200V
⢠Second Source to Industry Standard 74ALVCH16240
|