DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

STPCE1EDBI View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
STPCE1EDBI Datasheet PDF : 87 Pages
First Prev 71 72 73 74 75 76 77 78 79 80 Next Last
DESIGN GUIDELINES
6.4.3. PCI INTERFACE
6.4.3.2. PCI Clocking Scheme
6.4.3.1. Introduction
In order to achieve a PCI interface which work at
clock frequencies up to 33MHz, careful
consideration has to be given to the timing of the
interface with all the various electrical and
physical constraints taken into consideration.
The PCI Clocking Scheme deserves a special
mention here. Basically the PCI clock (PCICLKO)
is generated on-chip from HCLK through a
programmable delay line and a clock divider. The
nominal frequency is 33MHz. This clock must be
looped to PCICLKI and goes to the internal South
Bridge through a deskewer. On the contrary, the
internal North Bridge is clocked by HCLK, putting
some additionnal constraints on T0 and T1.
Figure 6-21. Clock Scheme
HCLK PLL
HCLK
clock
delay
1/2
1/3
1/4
MD[30:27] MD[17,4]
Strap Options
MD[7:6]
Deskewer
PCICLKO
PCICLKI
South
Bridge
North
Bridge
AD[31:0]
MUX
STPC
T0
T2
T1
Release 1.3 - January 29, 2002
75/87
This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]