DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

GAL26CV12C-7LP View Datasheet(PDF) - Lattice Semiconductor

Part Name
Description
Manufacturer
GAL26CV12C-7LP
Lattice
Lattice Semiconductor 
GAL26CV12C-7LP Datasheet PDF : 17 Pages
First Prev 11 12 13 14 15 16 17
Power-Up Reset
Vcc
Vcc (min.)
CLK
INTERNAL REGISTER
Q - OUTPUT
Specifications GAL26CV12
t su
t wl
t pr
Internal Register
Reset to Logic "0"
ACTIVE LOW
OUTPUT REGISTER
Device Pin
Reset to Logic "1"
ACTIVE HIGH
OUTPUT REGISTER
Device Pin
Reset to Logic "0"
Circuitry within the GAL26CV12 provides a reset signal to all reg-
isters during power-up. All internal registers will have their Q outputs
set low after a specified time (tpr, 1µs MAX). As a result, the state
on the registered output pins (if they are enabled) will be either high
or low on power-up, depending on the programmed polarity of the
output pins. This feature can greatly simplify state machine design
by providing a known state on power-up. Because of the asynchro-
nous nature of system power-up, some conditions must be met to
provide a valid power-up reset of the device. First, the VCC rise must
be monotonic. Second, the clock input must be at static TTL level
as shown in the diagram during power up. The registers will reset
within a maximum of tpr time. As in normal system operation, avoid
clocking the device until all input and feedback path setup times
have been met. The clock must also meet the minimum pulse width
requirements.
Input/Output Equivalent Schematics
PIN
(Vref Typical = 3.2V)
Vcc
Active Pull-up
Circuit
Vcc Vref Vcc
ESD
Protection
Circuit
PIN
PIN
Feedback
Tri-State
Control
Active Pull-up
Circuit
Vcc
Vref
(Vref Typical = 3.2V)
Data
Output
PIN
ESD
Protection
Circuit
Typical Input
Feedback
(To Input Buffer)
Typical Output
13

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]