DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST92124V2TC View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
ST92124V2TC Datasheet PDF : 429 Pages
First Prev 291 292 293 294 295 296 297 298 299 300 Next Last
J1850 Byte Level Protocol Decoder (JBLPD)
J1850 BYTE LEVEL PROTOCOL DECODER (Cont’d)
Figure 138. Local Loopback structure
JBLPD peripheral
VPWO from the
peripheral logic
Passive state
MCU
MCU VPWO
pin
VPWI toward the
J1850 decoder
Polarity
manager
OPTIONS.INPOL OPTIONS.LOOPB
MCU VPWI
pin
10.9.3.8 Peripheral clock management
To work correctly, the encoder and decoder sec-
tions of the peripheral need an internal clock at
1MHz. This clock is used to evaluate the protocol
symbols timings in transmission and in reception.
The prescaled clock is obtained by dividing the
MCU internal clock frequency. The CLKSEL regis-
ter allows the selection of the right prescaling fac-
tor. The six least significant bits of the register
(FREQ[5:0]) must be programmed with a value us-
ing the following formula:
MCU Internal Freq. = 1MHz * (FREQ[5:0] + 1).
Note: If the MCU internal clock frequency is lower
than 1MHz, the JBLPD is not able to work correct-
ly. If a frequency lower than 1MHz is used, the
user program must disable the JBLPD.
Note: When the MCU internal clock frequency or
the clock prescaler factor are changed, the JBLPD
could lose synchronization with the J1850 bus.
296/429
9

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]