Instructions
M25PE80
6.11
Write to Lock Register (WRLR)
The Write to Lock Register (WRLR) instruction allows bits to be changed in the Lock
Registers. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded, the
device sets the Write Enable Latch (WEL).
The Write to Lock Register (WRLR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code, three address Bytes (pointing to any address in the
targeted sector and one data Byte on Serial Data Input (D). The instruction sequence is
shown in Figure 17. Chip Select (S) must be driven High after the eighth bit of the data Byte
has been latched in, otherwise the Write to Lock Register (WRLR) instruction is not
executed.
Lock Register bits are volatile, and therefore do not require time to be written. When the
Write to Lock Register (WRLR) instruction has been successfully executed, the Write
Enable Latch (WEL) bit is reset after a delay time less than tSHSL minimum value.
Any Write to Lock Register (WRLR) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 17. Write to Lock Register (WRLR) instruction sequence
S
0 1 2 3 4 5 6 7 8 9 10 28 29 30 31 32 33 34 35 36 37 38 39
C
Instruction
24-Bit Address
Lock Register
In
D
23 22 21 3 2 1 0 7 6 5 4 3 2 1 0
MSB
MSB
AI10784
Table 12. Lock Register In(1)
Sector
Bit
Value
All Sectors in T9HX process
All Sectors except for Sector 0
and Sector 15 in T7Y process
b7-b2
‘0’
b1 Sector Lock Down Bit Value (refer to Table 11)
b0 Sector Write Lock Bit Value (refer to Table 11)
1. The table rows in gray are true for products processed in the T7Y process only (see Important note on
page 6).
36/61