DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

STV8288DSX View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
STV8288DSX Datasheet PDF : 157 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
STV82x8
I²S Interface (In / Out)
6.1.2
I²S Inputs in TQFP 100 Package
An additional (auxiliary) asynchronous input is available in the TQFP100 package. An I2SD_DATA
input for external delay is also available, but it must be in phase with the I²S output clocks.
Figure 26: TQFP100 I²S Input Block Diagram
I2S_DATA0
fS Input = 32 to 48 kHz
I2S_DATA1
fS Input = 48 kHz only
I2S_DATA2
fS Input = 48 kHz only
I2S_SCLK
fS Input * 64
I2S_LR_CLK
fS Input = 32 to 48 kHz
I2SA_DATA
fS Input = 32 to 48 kHz
I2SA_SCLK
fS Input * 64
I2SA_LR_CLK
fS Input = 32 to 48 kHz
I2SD_DATA
fS Input = 48 kHz in phase with I2SO_LR_CLK and I2SO_SCLK
Audio Processing
48 kHz DSP
Processing
6.2 I²S Outputs
6.2.1
I²S Outputs in TQFP 80 Package
A digital stereo output (I²S compatible) is also available for routing the demodulated signal or a
converted input audio signal to an external device. In this case, the I2S_DATA0 signal and all clock
signals are set as outputs by setting bit D5 in register RESET to 1 (and bit D6 for the clocking). The
STV82x8 drives the serial bus (I2S_SCLK, I2S_LR_CLK, and I²2S_DATA0) in master mode in 64.fs
format with a sampling frequency (fs) of 48 kHz. The I2S_PCM_CLK signal can be used as a master
clock for the slave interface, if required. Both standard and non-standard modes are available.
37/157

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]