DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

TDA7502013TR View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
TDA7502013TR
ST-Microelectronics
STMicroelectronics 
TDA7502013TR Datasheet PDF : 25 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Functional description
TDA7502
6.3.8
6.3.9
Every component hooked up to the I2C bus has its own unique address whether it is a CPU,
memory or some other complex function chip. Each of these chips can act as a receiver and
/or transmitter on its functionality.
General purpose input/output
The DSP requires a set of external general purpose input/output lines, and a reset line.
These signals are used by external devices to signal events to the DSP. The GPIO lines are
implemented as DSP's peripherals.
PLL clock oscillator
The PLL clock oscillator can accept an external clock at XTI or it can be configured to run an
internal oscillator when a crystal is connected across pins XTI & XTO. There is an input
divide block IDF (1 -> 32) at the XTI clock input and a multiply block MF (9 -> 128) in the PLL
loop. Hence the PLL can multiply the external input clock by a ratio MF/IDF to generate the
internal clock. This allows the internal clock to be within 2 MHz of any desired frequency
even when XTI is much greater than 1 MHz. It is recommended that the input clock is not
divided down to less than 1 MHz as this reduces the phase detector's update rate.
The clocks to the DSP can be selected to be either the VCO output divided by 2 to 16, or be
driven by the XTI pin directly.
The crystal oscillator and the PLL will be gated off when entering the power-down mode (by
setting a register on DSP0).
20/25

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]