DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PSD913G3V-B-90UI データシートの表示(PDF) - STMicroelectronics

部品番号
コンポーネント説明
メーカー
PSD913G3V-B-90UI Datasheet PDF : 94 Pages
First Prev 51 52 53 54 55 56 57 58 59 60 Next Last
Preliminary Information
PSD9XX Family
The
PSD9XX
Functional
Blocks
(cont.)
9.4.3 Port Configuration Registers (PCRs)
Each port has a set of PCRs used for configuration. The contents of the registers can be
accessed by the microcontroller through normal read/write bus cycles at the addresses
given in Table 7. The addresses in Table 7 are the offsets in hex from the base of the
CSIOP register.
The pins of a port are individually configurable and each bit in the register controls its
respective pin. For example, Bit 0 in a register refers to Bit 0 of its port. The three PCRs,
shown in Table 23, are used for setting the port configurations. The default power-up state
for each register in Table 23 is 00h.
Table 23. Port Configuration Registers
Register Name
Port
MCU Access
Control
Direction
Drive Select*
A,B
A,B,C,D
A,B,C,D
Write/Read
Write/Read
Write/Read
*NOTE: See Table 27 for Drive Register bit definition.
9.4.3.1 Control Register
Any bit set to ‘0’ in the Control Register sets the corresponding Port pin to MCU I/O Mode,
and a ‘1’ sets it to Address Out Mode. The default mode is MCU I/O. Only Ports A and B
have an associated Control Register.
9.4.3.2 Direction Register
The Direction Register controls the direction of data flow in the I/O Ports. Any bit set to
‘1’ in the Direction Register will cause the corresponding pin to be an output, and any bit
set to ‘0’ will cause it to be an input. The default mode for all port pins is input.
Figures 20 and 22 show the Port Architecture diagrams for Ports A, B and C, respectively.
The direction of data flow for Ports A, B, and C are controlled by the direction register.
An example of a configuration for a port with the three least significant bits set to output
and the remainder set to input is shown in Table 26. Since Port D only contains three pins,
the Direction Register for Port D has only the three least significant bits active.
Table 24. Port Pin Direction Control
Direction Register Bit
Port Pin Mode
0
Input
1
Output
Table 26. Port Direction Assignment Example
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
0
0
0
0
0
Bit 2
1
Bit 1
1
Bit 0
1
47

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]