DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST7MC2N6T3 データシートの表示(PDF) - STMicroelectronics

部品番号
コンポーネント説明
メーカー
ST7MC2N6T3 Datasheet PDF : 309 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
ST7MC1xx/ST7MC2xx
RESET SEQUENCE MANAGER (Cont’d)
The RESET pin is an asynchronous signal which
plays a major role in EMS performance. In a noisy
environment, it is recommended to follow the
guidelines mentioned in the electrical characteris-
tics section.
6.2.3 External Power-On RESET
If the LVD is disabled by option byte, to start up the
microcontroller correctly, the user must ensure by
means of an external reset circuit that the reset
signal is held low until VDD is over the minimum
level specified for the selected fOSC frequency.
A proper reset signal for a slow rising VDD supply
can generally be provided by an external RC net-
work connected to the RESET pin.
Figure 16. RESET Sequences
VDD
VIT+(LVD)
VIT-(LVD)
6.2.4 Internal Low Voltage Detector (LVD)
RESET
Two different RESET sequences caused by the in-
ternal LVD circuitry can be distinguished:
Power-On RESET
Voltage Drop RESET
The device RESET pin acts as an output that is
pulled low when VDD<VIT+ (rising edge) or
VDD<VIT- (falling edge) as shown in Figure 16.
The LVD filters spikes on VDD larger than tg(VDD) to
avoid parasitic resets.
6.2.5 Internal Watchdog RESET
The RESET sequence generated by a internal
Watchdog counter overflow is shown in Figure 16.
Starting from the Watchdog counter underflow, the
device RESET pin acts as an output that is pulled
low during at least tw(RSTL)out.
RUN
LVD
RESET
ACTIVE PHASE
RUN
EXTERNAL
RESET
ACTIVE
PHASE
RUN
WATCHDOG
RESET
ACTIVE
PHASE
RUN
EXTERNAL
RESET
SOURCE
RESET PIN
WATCHDOG
RESET
th(RSTL)in
tw(RSTL)out
WATCHDOG UNDERFLOW
INTERNAL RESET (256 or 4096 TCPU)
VECTOR FETCH
31/309
1

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]