Electronic component search and free download site.
Transistors,MosFET ,Diode,Integrated circuits
English
한국어
日本語
русский
简体中文
español
부품명
상세내역
PSD934312MIT 데이터 시트보기 (PDF) - STMicroelectronics
부품명
상세내역
제조사
PSD934312MIT
Flash In-System Programmable (ISP) Peripherals for 8-bit MCUs, 5V
STMicroelectronics
PSD934312MIT Datasheet PDF : 110 Pages
First
Prev
81
82
83
84
85
86
87
88
89
90
Next
Last
PSD813F2, PSD833F2, PSD834F2, PSD853F2, PSD854F2
Table 51. CPLD Macrocell Asynchronous Clock Mode Timing (5V devices)
Symbol Parameter
Conditions
-70
-90
Min Max Min Max
-15
Min Max
PT Turbo Slew
Aloc Off Rate
Unit
Maximum
Frequency
External
Feedback
1/(t
SA
+t
COA
)
38.4
26.32
21.27
MHz
f
MAXA
Maximum
Frequency
Internal
Feedback
(f
CNTA
)
1/(t
SA
+t
COA
–10)
62.5
35.71
27.78
MHz
Maximum
Frequency
Pipelined
Data
1/(t
CHA
+t
CLA
)
71.4
41.67
35.71
MHz
t
SA
Input Setup
Time
7
8
12
+ 2 + 10
ns
t
HA
Input Hold
Time
8
12
14
ns
t
CHA
Clock Input
High Time
9
12
15
+ 10
ns
t
CLA
Clock Input
Low Time
9
12
15
+ 10
ns
t
COA
Clock to
Output Delay
21
30
37
+ 10 – 2 ns
t
ARDA
CPLD Array
Delay
Any macrocell
11
16
22 + 2
ns
t
MINA
Minimum
Clock Period
1/f
CNTA
16
28
39
ns
84/110
Share Link:
datasheetq.com [
Privacy Policy
]
[
Request Datasheet
] [
Contact Us
]