DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PIC16C712T-04/SO 查看數據表(PDF) - Microchip Technology

零件编号
产品描述 (功能)
生产厂家
PIC16C712T-04/SO Datasheet PDF : 108 Pages
First Prev 41 42 43 44 45 46 47 48 49 50 Next Last
PIC16C712/716
7.2 Compare Mode
7.2.1 CCP PIN CONFIGURATION
In Compare mode, the 16-bit CCPR1 register value is
constantly compared against the TMR1 register pair
value. When a match occurs, the RB3/CCP1 pin is
either:
• driven High
• driven Low
• remains Unchanged
The action on the pin is based on the value of control
bits CCP1M3:CCP1M0 (CCP1CON<3:0>). At the
same time, interrupt flag bit CCP1IF is set.
FIGURE 7-4:
COMPARE MODE
OPERATION BLOCK
DIAGRAM
Special event trigger will:
reset Timer1, but not set interrupt flag bit TMR1IF (PIR1<0>),
and set bit GO/DONE (ADCON0<2>)
which starts an A/D conversion
The user must configure the RB3/CCP1 pin as the CCP
output by clearing the TRISCCP<2> bit.
Note:
Clearing the CCP1CON register will force
the RB3/CCP1 compare output latch to the
default low level. This is neither the PORTB
I/O data latch nor the DATACCP latch.
7.2.2 TIMER1 MODE SELECTION
Timer1 must be running in Timer mode or Synchro-
nized Counter mode if the CCP module is using the
compare feature. In Asynchronous Counter mode, the
compare operation may not work.
7.2.3 SOFTWARE INTERRUPT MODE
When generate software interrupt is chosen the CCP1
pin is not affected. Only a CCP interrupt is generated (if
enabled).
7.2.4 SPECIAL EVENT TRIGGER
Special Event Trigger
Set flag bit CCP1IF
(PIR1<2>)
CCPR1H CCPR1L
Q S Output
RB3/CCP1
Pin
Logic
R
match
TRISCCP<2>
Output Enable CCP1CON<3:0>
Mode Select
Comparator
TMR1H TMR1L
In this mode, an internal hardware trigger is generated
which may be used to initiate an action.
The special event trigger output of CCP1 resets the
TMR1 register pair. This allows the CCPR1 register to
effectively be a 16-bit programmable period register for
Timer1.
The special event trigger output of CCP1 also starts an
A/D conversion (if the A/D module is enabled).
Note:
The special event trigger from the CCP1
module will not set interrupt flag bit
TMR1IF (PIR1<0>).
TABLE 7-2 REGISTERS ASSOCIATED WITH CAPTURE, COMPARE, AND TIMER1
Address Name
Bit 7 Bit 6 Bit 5
Bit 4
Bit 3
Bit 2 Bit 1
Bit 0
Value on
POR,
BOR
Value on
all other
resets
07h
DATACCP
DCCP
TT1CK xxxx xxxx xxxx xuxu
0Bh,8Bh INTCON GIE PEIE T0IE
INTE
RBIE
T0IF INTF RBIF 0000 000x 0000 000u
0Ch
PIR1
— ADIF
CCP1IF TMR2IF TMR1IF -0-- -000 -0-- -000
0Eh
TMR1L Holding register for the Least Significant Byte of the 16-bit TMR1 register
xxxx xxxx uuuu uuuu
0Fh
TMR1H Holding register for the Most Significant Byte of the 16-bit TMR1register
xxxx xxxx uuuu uuuu
10h
T1CON
— T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON --00 0000 --uu uuuu
15h
CCPR1L Capture/Compare/PWM register1 (LSB)
xxxx xxxx uuuu uuuu
16h
CCPR1H Capture/Compare/PWM register1 (MSB)
xxxx xxxx uuuu uuuu
17h
CCP1CON —
— DC1B1 DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0 --00 0000 --00 0000
87h
TRISCCP —
TCCP
TT1CK xxxx x1x1 xxxx x1x1
8Ch
PIE1
— ADIE —
CCP1IE TMR2IE TMR1IE -0-- -000 -0-- -000
Legend: x = unknown, u = unchanged, - = unimplemented read as ’0’. Shaded cells are not used by Capture and Timer1.
© 1999 Microchip Technology Inc.
Preliminary
DS41106A-page 41

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]