DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST72621L4M1(2002) 查看數據表(PDF) - STMicroelectronics

零件编号
产品描述 (功能)
生产厂家
ST72621L4M1 Datasheet PDF : 133 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
ST7262
6.2 RESET
The Reset procedure is used to provide an orderly
software start-up or to exit low power modes.
Three reset modes are provided: a low voltage re-
set, a watchdog reset and an external reset at the
RESET pin.
A reset causes the reset vector to be fetched from
addresses FFFEh and FFFFh in order to be loaded
into the PC and with program execution starting
from this point.
An internal circuitry provides a 514 CPU clock cy-
cle delay from the time that the oscillator becomes
active.
6.2.1 Low Voltage Reset
Low voltage reset circuitry generates a reset when
VDD is:
s below VIT+ when VDD is rising,
s below VIT- when VDD is falling.
During low voltage reset, the RESET pin is held low,
thus permitting the MCU to reset other devices.
The Low Voltage Detector can be disabled by set-
ting the LVD bit of the Option byte.
6.2.3 External Reset
The external reset is an active low input signal ap-
plied to the RESET pin of the MCU.
As shown in Figure 18, the RESET signal must
stay low for a minimum of one and a half CPU
clock cycles.
An internal Schmitt trigger at the RESET pin is pro-
vided to improve noise immunity.
Figure 15. Low Voltage Reset functional Diagram
RESET
VDD
LOW VOLTAGE
RESET
FROM
WATCHDOG
RESET
INTERNAL
RESET
Figure 16. Low Voltage Reset Signal Output
VIT+
VIT-
VDD
6.2.2 Watchdog Reset
When a watchdog reset occurs, the RESET pin is
pulled low permitting the MCU to reset other devic-
es as when low voltage reset (Figure 15).
RESET
Note: Typical hysteresis (VIT+-VIT-) of 250 mV is
expected
Figure 17. Temporization Timing Diagram after an internal Reset
VDD
VIT+
Addresses
Temporization
(514 CPU clock cycles)
$FFFE
21/133

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]