DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

C8051F336 查看數據表(PDF) - Silicon Laboratories

零件编号
产品描述 (功能)
生产厂家
C8051F336
Silabs
Silicon Laboratories 
C8051F336 Datasheet PDF : 227 Pages
First Prev 151 152 153 154 155 156 157 158 159 160 Next Last
C8051F336/7/8/9
Table 21.6. SMBus Status Decoding With Hardware ACK Generation Enabled
(EHACK = 1)
Values Read
Values to
Write
Current SMbus State
Typical Response Options
1110
0
0
X
A master START was gener-
ated.
Load slave address + R/W into
SMB0DAT.
0 0 X 1100
A master data or address byte Set STA to restart transfer.
0 0 0 was transmitted; NACK
received.
Abort transfer.
1 0 X 1110
01X —
Load next data byte into
SMB0DAT.
0 0 X 1100
End transfer with STOP.
01X —
1100
0
0
1
A master data or address byte
was transmitted; ACK
End transfer with STOP and start
another transfer.
1
1
X
received.
Send repeated START.
1 0 X 1110
Switch to Master Receiver Mode 0 0 1 1000
(clear SI without writing new data
to SMB0DAT). Set ACK for initial
data byte.
Set ACK for next data byte;
Read SMB0DAT.
0 0 1 1000
0
0
1
A master data byte was
received; ACK sent.
Set NACK to indicate next data
byte as the last data byte;
Read SMB0DAT.
Initiate repeated START.
0 0 0 1000
1 0 0 1110
1000
Switch to Master Transmitter
0 0 X 1100
Mode (write to SMB0DAT before
clearing SI).
Read SMB0DAT; send STOP. 0 1 0 —
A master data byte was
0 0 0 received; NACK sent (last
byte).
Read SMB0DAT; Send STOP
followed by START.
1 1 0 1110
Initiate repeated START.
1 0 0 1110
Switch to Master Transmitter
0 0 X 1100
Mode (write to SMB0DAT before
clearing SI).
Rev.1.0
157

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]