DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

FDC37B78X View Datasheet(PDF) - SMSC -> Microchip

Part Name
Description
Manufacturer
FDC37B78X Datasheet PDF : 258 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
CONFIGURATION CONTROL REGISTER (CCR)
Address 3F7 WRITE ONLY
PC/AT and PS/2 Modes
7
6
5
4
3
2
1
0
DRATE DRATE
SEL1 SEL0
RESET N/A N/A N/A N/A N/A N/A
1
0
COND.
BIT 0 and 1 DATA RATE SELECT 0 and 1
These bits determine the data rate of the floppy controller. See Table 14 for the appropriate values.
BIT 2 - 7 RESERVED
Should be set to a logical "0"
PS/2 Model 30 Mode
7
6
5
4
3
2
1
0
NOPREC DRATE DRATE
SEL1 SEL0
RESET N/A N/A N/A N/A N/A
N/A
1
0
COND.
BIT 0 and 1 DATA RATE SELECT 0 and 1
These bits determine the data rate of the floppy
controller. See Table 14 for the appropriate
values.
BIT 2 NO PRECOMPENSATION
This bit can be set by software, but it has no
functionality. It can be read by bit 2 of the DSR
when in Model 30 register mode. Unaffected by
software reset.
BIT 3 - 7 RESERVED
Should be set to a logical "0"
Table 15 shows the state of the DENSEL pin.
The DENSEL pin is set high after a hardware
reset and is unaffected by the DOR and the
DSR resets.
STATUS REGISTER ENCODING
During the Result Phase of certain commands,
the Data Register contains data bytes that give
the status of the command just executed.
33

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]