DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PIC17LC752-08/JWQTP View Datasheet(PDF) - Microchip Technology

Part Name
Description
Manufacturer
PIC17LC752-08/JWQTP
Microchip
Microchip Technology 
PIC17LC752-08/JWQTP Datasheet PDF : 320 Pages
First Prev 271 272 273 274 275 276 277 278 279 280 Next Last
PIC17C75X
FIGURE E-12: I2C BUS DATA TIMING SPECIFICATION
103
100
101
SCL
SDA
In
90
91
106
107
109
109
SDA
Out
102
92
110
TABLE E-3: I2C BUS DATA TIMING SPECIFICATION
Microchip
Parameter
No.
Sym
Characteristic
Min
Max Units
Conditions
100
THIGH Clock high time
100 kHz mode
4.0
µs
400 kHz mode
0.6
µs
101
TLOW Clock low time
100 kHz mode
4.7
µs
400 kHz mode
1.3
µs
102
TR SDA and SCL rise
100 kHz mode
1000 ns
time
400 kHz mode 20 + 0.1Cb 300
ns Cb is specified to be from
10 to 400 pF
103
TF SDA and SCL fall time 100 kHz mode
300
ns
400 kHz mode 20 + 0.1Cb 300
ns Cb is specified to be from
10 to 400 pF
90
TSU:STA START condition
setup time
100 kHz mode
400 kHz mode
4.7
µs Only relevant for repeated
0.6
µs START condition
91
THD:STA START condition hold 100 kHz mode
time
400 kHz mode
4.0
µs After this period the first clock
0.6
µs pulse is generated
106
THD:DAT Data input hold time 100 kHz mode
0
ns
400 kHz mode
0
0.9
µs
107
TSU:DAT Data input setup time 100 kHz mode
250
ns Note 2
400 kHz mode
100
ns
92
TSU:STO STOP condition setup 100 kHz mode
time
400 kHz mode
4.7
µs
0.6
µs
109
TAA Output valid from
100 kHz mode
clock
400 kHz mode
3500 ns Note 1
1000 ns
110
TBUF Bus free time
100 kHz mode
400 kHz mode
4.7
µs Time the bus must be free
1.3
µs before a new transmission
can start
D102
Cb Bus capacitive loading
400 pF
Note 1:
2:
As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of
the falling edge of SCL to avoid unintended generation of START or STOP conditions.
A fast-mode I2C-bus device can be used in a standard-mode I2C-bus system, but the requirement tsu;DAT 250 ns must
then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a
device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line
TR max.+tsu;DAT = 1000 + 250 = 1250 ns (according to the standard-mode I2C bus specification) before the SCL line is
released.
DS30264A-page 272
Preliminary
© 1997 Microchip Technology Inc.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]