PIC16C432
8.0 VOLTAGE REFERENCE
MODULE
The Voltage Reference is a 16-tap resistor ladder
network that provides a selectable voltage reference.
The resistor ladder is segmented to provide two ranges
of VREF values and has a power-down function to
conserve power when the reference is not being used.
The VRCON register controls the operation of the
reference as shown in Register 8-1. The block diagram
is given in Figure 8-1.
8.1 Configuring the Voltage Reference
The Voltage Reference can output 16 distinct voltage
levels for each range.
The equations used to calculate the output of the
Voltage Reference are as follows:
if VRR = 1: VREF = (VR<3:0>/24) x VDD
if VRR = 0: VREF = (VDD x 1/4) + (VR<3:0>/32) x VDD
The setting time of the Voltage Reference must be
considered when changing the VREF output
(Table 12.1). Example 8-1 shows an example of how
to configure the Voltage Reference for an output volt-
age of 1.25V with VDD = 5.0V.
REGISTER 8-1:
VRCON REGISTER (ADDRESS 9Fh)
R/W-0
R/W-0
R/W-0
U-0
VREN
VROE
VRR
—
bit7
R/W-0
VR3
R/W-0
VR2
R/W-0
VR1
R/W-0
VR0
bit0
bit 7
bit 6
bit 5
bit 4
bit 3-0
VREN: VREF Enable bit
1 = VREF circuit powered on
0 = VREF circuit powered down, no IDD drain
VROE: VREF Output Enable bit
1 = VREF is output on RA2 pin
0 = VREF is disconnected from RA2 pin
VRR: VREF Range Selection bit
1 = Low Range
0 = High Range
Unimplemented: Read as '0'
VR<3:0>: VREF Value Selection 0 VR [3:0] 15
when VRR = 1: VREF = (VR<3:0>/ 24) * VDD
when VRR = 0: VREF = 1/4 * VDD + (VR<3:0>/ 32) * VDD
FIGURE 8-1:
VREN
Legend:
R = Readable bit
- n = Value at POR reset
W = Writable bit
’1’ = Bit is set
U = Unimplemented bit, read as ‘0’
’0’ = Bit is cleared x = Bit is unknown
VOLTAGE REFERENCE BLOCK DIAGRAM
16 Stages
8R
R
R
R
R
8R
VRR
VREF
Note 1: R is defined in Table 12-2.
2000-2013 Microchip Technology Inc.
16-1 Analog Mux
Preliminary
VR3
(From VRCON<3:0>)
VR0
DS41140C-page 41