DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST72334J4TC View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
ST72334J4TC Datasheet PDF : 150 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
ST72334xx-Auto, ST72314xx-Auto, ST72124Jx-Auto
RESET SEQUENCE MANAGER (Cont’d)
8.2.2 Asynchronous External RESET Pin
The RESET pin is both an input and an open-drain
output with integrated RON weak pull-up resistor.
This pull-up has no fixed value but varies in ac-
cordance with the input voltage. It can be pulled
low by external circuitry to reset the device. See
ELECTRICAL CHARACTERISTICS section for
more details.
A RESET signal originating from an external
source must have a duration of at least th(RSTL)in in
order to be recognized. This detection is asynchro-
nous and therefore the MCU can enter reset state
even in Halt mode.
The RESET pin is an asynchronous signal which
plays a major role in EMS performance. In a noisy
environment, it is recommended to follow the
guidelines mentioned in the ELECTRICAL CHAR-
ACTERISTICS section.
Two RESET sequences can be associated with
this RESET source: short or long external reset
pulse (see Figure 15).
Starting from the external RESET pulse recogni-
tion, the device RESET pin acts as an output that
is pulled low during at least tw(RSTL)out.
Figure 15. RESET Sequences
VDD
VIT+
VIT-
8.2.3 Internal Low Voltage Detection RESET
Two different RESET sequences caused by the in-
ternal LVD circuitry can be distinguished:
Power-On RESET
Voltage Drop RESET
The device RESET pin acts as an output that is
pulled low when VDD<VIT+ (rising edge) or
VDD<VIT- (falling edge) as shown in Figure 15.
The LVD filters spikes on VDD larger than tg(VDD) to
avoid parasitic resets.
8.2.4 Internal Watchdog RESET
The RESET sequence generated by an internal
Watchdog counter overflow is shown in Figure 15.
Starting from the Watchdog counter underflow, the
device RESET pin acts as an output that is pulled
low during at least tw(RSTL)out.
RUN
LVD
RESET
DELAY
RUN
SHORT EXT.
RESET
DELAY
RUN
LONG EXT.
RESET
DELAY
RUN
WATCHDOG
RESET
DELAY
RUN
EXTERNAL
RESET
SOURCE
RESET PIN
WATCHDOG
RESET
tw(RSTL)out
th(RSTL)in
th(RSTL)in
tw(RSTL)out
WATCHDOG UNDERFLOW
INTERNAL RESET (4096 TCPU)
FETCH VECTOR
29/150

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]