DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

QL82SD-6PS484M View Datasheet(PDF) - QuickLogic Corporation

Part Name
Description
Manufacturer
QL82SD-6PS484M
QuickLogic
QuickLogic Corporation 
QL82SD-6PS484M Datasheet PDF : 60 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
QL82SD Device Data Sheet Rev C
RAM Cell Synchronous Write Timing
Table 27: RAM Cell Synchronous Write Timing
Symbol
Parameter
tSWA
tHWA
tSWD
tHWD
tSWE
tHWE
tWCRD
WA setup time to WCLK: the amount of time the WRITE ADDRESS
must be stable before the active edge of the WRITE CLOCK
WA hold time to WCLK: the amount of time the WRITE ADDRESS
must be stable after the active edge of the WRITE CLOCK
WD setup time to WCLK: the amount of time the WRITE DATA must
be stable before the active edge of the WRITE CLOCK
WD hold time to WCLK: the amount of time the WRITE DATA must
be stable after the active edge of the WRITE CLOCK
WE setup time to WCLK: the amount of time the WRITE ENABLE
must be stable before the active edge of the WRITE CLOCK
WE hold time to WCLK: the amount of time the WRITE ENABLE must
be stable after the active edge of the WRITE CLOCK
WCLK to RD (WA=RA): the amount of time between the active WRITE
CLOCK edge and the time when the data is available at RD
Propagation
delay (ns)
0.675
0
0.654
0
0.623
0
4.38
WCLK
WA
tSWA
tHWA
WD
tSWD
tHWD
WE
tSWE
tHWE
RD
old data
new data
tWCRD
Figure 41: RAM Cell Synchronous Write Timing
28
www.quicklogic.com
Preliminary
© 2002 QuickLogic Corporation

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]