DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AT89C51RC2-3CSCM(2003) データシートの表示(PDF) - Atmel Corporation

部品番号
コンポーネント説明
メーカー
AT89C51RC2-3CSCM
(Rev.:2003)
Atmel
Atmel Corporation 
AT89C51RC2-3CSCM Datasheet PDF : 125 Pages
First Prev 71 72 73 74 75 76 77 78 79 80 Next Last
Warm Reset
Watchdog Reset
AT89C51RB2/RC2
Table 1. Minimum Reset Capacitor Value for a 50 kPull-down Resistor(1)
Oscillator
Start-Up Time
1 ms
VDD Rise Time
10 ms
100 ms
5 ms
820 nF
1.2 µF
12 µF
Note:
20 ms
2.7 µF
3.9 µF
12 µF
These values assume VDD starts from 0V to the nominal value. If the time between 2
on/off sequences is too fast, the power-supply de-coupling capacitors may not be fully
discharged, leading to a bad reset sequence.
To achieve a valid reset, the reset signal must be maintained for at least 2 machine
cycles (24 oscillator clock periods) while the oscillator is running. The number of clock
periods is mode independent (X2 or X1).
As detailed in Section Watchdog Timer, page 59, the WDT generates a 96-clock
period pulse on the RST pin. In order to properly propagate this pulse to the rest of the
application in case of external capacitor or power-supply supervisor circuit, a 1 kresis-
tor must be added as shown Figure 32.
Figure 32. Reset Circuitry for WDT Reset-out Usage
VDD
+
VDD
RST
P
VDD
1K
From WDT
Reset Source
To CPU Core
and Peripherals
RST
VSS
VSS
To Other
On-board
Circuitry
79
4180B805104/03

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]