LTC1096/LTC1096L
LTC1098/LTC1098L
APPLICATI S I FOR ATIO
(Figure 6) and connect the center point to the MPU input.
It should be noted that to get full shutdown, the CS input
of the LTC1096/LTC1098 must be driven to the VCC
voltage. This would require adding a level shift circuit to
the CS signal in Figure 6.
9V
OPTIONAL
LEVEL SHIFT
9V 4.7µF
MPU
5V
(e.g. 8051)
CS
VCC
P1.4
DIFFERENTIAL INPUTS +IN
CLK
P1.3
COMMON MODE RANGE
0V TO 6V
–IN
DOUT
50k
P1.2
GND VREF 6V
50k
LTC1096
LTC1096/98 • F06
Figure 6. Interfacing a 9V Powered LTC1096 to a 5V System
BOARD LAYOUT CONSIDERATIONS
Grounding and Bypassing
The LTC1096(L)/LTC1098(L) should be used with an ana-
log ground plane and single point grounding techniques.
The GND pin should be tied directly to the ground plane.
CS
The VCC pin should be bypassed to the ground plane with
a 1µF tantalum with leads as short as possible. If power
supply is clean, the LTC1096(L)/LTC1098(L) can also
operate with smaller 0.1µF surface mount or ceramic
bypass capacitors. All analog inputs should be referenced
directly to the single point ground. Digital inputs and
outputs should be shielded from and/or routed away from
the reference and analog circuitry.
SAMPLE-AND-HOLD
Both the LTC1096(L) and the LTC1098(L) provide a built-
in sample-and-hold (S&H) function to acquire signals.
The S&H of the LTC1096(L) acquires input signals from
“+” input relative to “–” input during the tWAKEUP time (see
Figure 1). However, the S&H of the LTC1098(L) can
sample input signals in the single-ended mode or in the
differential inputs during the tSMPL time (see Figure 7).
Single-Ended Inputs
The sample-and-hold of the LTC1098(L) allows conver-
sion of rapidly varying signals. The input voltage is sampled
during the tSMPL time as shown in Figure 7. The sampling
interval begins as the bit preceding the MSBF bit is shifted
SAMPLE
HOLD
"+" INPUT MUST
SETTLE DURING
THIS TIME
tSMPL
tCONV
CLK
DIN
START
SGL/DIFF
MSBF
DON'T CARE
DOUT
"+" INPUT
"–" INPUT
18
B7
1ST BIT TEST "–" INPUT MUST
SETTLE DURING THIS TIME
Figure 7. LTC1098(L) “+” and “–” Input Settling Windows
LTC1096/8 • F07