DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

STM32F100RCT6BTR View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
STM32F100RCT6BTR Datasheet PDF : 98 Pages
First Prev 61 62 63 64 65 66 67 68 69 70 Next Last
STM32F100xC, STM32F100xD, STM32F100xE
Electrical characteristics
Electromagnetic Interference (EMI)
The electromagnetic field emitted by the device is monitored while a simple application is
executed (toggling 2 LEDs through the I/O ports). This emission test is compliant with
IEC 61967-2 standard which specifies the test board and the pin loading.
Table 39. EMI characteristics
Symbol Parameter
Conditions
Monitored
frequency band
Max vs. [fHSE/fHCLK]
Unit
8/24 MHz
0.1 MHz to 30 MHz
16
SEMI
Peak level
VDD = 3.6 V, TA = 25°C,
LQFP144 package
compliant with SAE
30 MHz to 130 MHz
130 MHz to 1GHz
25
25
dBµV
J1752/3
SAE EMI Level
4
-
5.3.12
Absolute maximum ratings (electrical sensitivity)
Based on three different tests (ESD, LU) using specific measurement methods, the device is
stressed in order to determine its performance in terms of electrical sensitivity.
Electrostatic discharge (ESD)
Electrostatic discharges (a positive then a negative pulse separated by 1 second) are
applied to the pins of each sample according to each pin combination. The sample size
depends on the number of supply pins in the device (3 parts × (n+1) supply pins). This test
conforms to the JESD22-A114/C101 standard.
Table 40. ESD absolute maximum ratings
Symbol
Ratings
Conditions
Class
Maximum
value(1)
Unit
VESD(HBM)
Electrostatic discharge
voltage (human body model)
TA = +25 °C
conforming to JESD22-A114
2
VESD(CDM)
Electrostatic discharge
voltage (charge device model)
TA = +25 °C
conforming to JESD22-C101
II
2000
V
500
1. Based on characterization results, not tested in production.
Static latch-up
Two complementary static tests are required on six parts to assess the latch-up
performance:
A supply overvoltage is applied to each power supply pin
A current injection is applied to each input, output and configurable I/O pin
These tests are compliant with EIA/JESD78 IC latch-up standard.
Table 41. Electrical sensitivities
Symbol
Parameter
Conditions
LU
Static latch-up class TA = +105 °C conforming to JESD78
Class
II level A
Doc ID 15081 Rev 7
67/98

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]