DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

PIC18LC658-I/CL View Datasheet(PDF) - Microchip Technology

Part Name
Description
Manufacturer
PIC18LC658-I/CL
Microchip
Microchip Technology 
PIC18LC658-I/CL Datasheet PDF : 366 Pages
First Prev 31 32 33 34 35 36 37 38 39 40 Next Last
PIC18CXX8
3.6 Time-out Sequence
On power-up, the time-out sequence is as follows:
First, PWRT time-out is invoked after the POR time
delay has expired, then OST is activated. The total
time-out will vary based on oscillator configuration and
the status of the PWRT. For example, in RC mode with
the PWRT disabled, there will be no time-out at all.
Figure 3-3, Figure 3-4, Figure 3-5, Figure 3-6 and
Figure 3-7 depict time-out sequences on power-up.
Since the time-outs occur from the POR pulse, if MCLR
is kept low long enough, the time-outs will expire.
Bringing MCLR high will begin execution immediately
(Figure 3-5). This is useful for testing purposes or to
synchronize more than one PIC18CXX8 device operat-
ing in parallel.
Table 3-2 shows the RESET conditions for some Spe-
cial Function Registers, while Table 3-3 shows the
RESET conditions for all registers.
TABLE 3-1: TIME-OUT IN VARIOUS SITUATIONS
Oscillator
Configuration
Power-up(2)
PWRTEN = 0
PWRTEN = 1
Brown-out(2)
Wake-up from
SLEEP or
Oscillator Switch
HS with PLL enabled(1) 72 ms + 1024Tosc + 2 ms 1024Tosc + 2 ms 72 ms + 1024Tosc + 2 ms 1024Tosc + 2 ms
HS, XT, LP
72 ms + 1024Tosc
1024Tosc
72 ms + 1024Tosc
1024Tosc
EC
72 ms
72 ms
External RC
72 ms
72 ms
Note 1: 2 ms = Nominal time required for the 4X PLL to lock.
2: 72 ms is the nominal power-up timer delay.
REGISTER 3-1:
RCON REGISTER BITS AND POSITIONS
R/W-0
R/W-0
U-0
R/W-1
IPEN
LWRT
RI
bit 7
R/W-1
TO
R/W-1
PD
R/W-1
POR
R/W-1
BOR
bit 0
TABLE 3-2: STATUS BITS, THEIR SIGNIFICANCE AND THE INITIALIZATION CONDITION FOR
RCON REGISTER
Condition
Program
Counter
RCON
Register
RI TO PD POR BOR STKFUL STKUNF
Power-on Reset
0000h 00-1 1100 1 1 1 0
0
u
u
MCLR Reset during normal
0000h 00-u uuuu u u u u
u
u
u
operation
Software Reset during normal
0000h 0u-0 uuuu 0 u u u
u
u
u
operation
Stack Full Reset during normal
0000h 0u-u uu11 u u u 1
1
u
1
operation
Stack Underflow Reset during
0000h 0u-u uu11 u u u 1
1
1
u
normal operation
MCLR Reset during SLEEP
0000h 00-u 10uu u 1 0 u
u
u
u
WDT Reset
0000h 0u-u 01uu u 0 1 u
u
u
u
WDT Wake-up
PC + 2 uu-u 00uu u 0 0 u
u
u
u
Brown-out Reset
0000h 0u-1 11u0 1 1 1 u
0
u
u
Interrupt wake-up from SLEEP PC + 2(1) uu-u 00uu u 0 0 u
u
u
u
Legend: u = unchanged, x = unknown, - = unimplemented bit, read as '0'
Note 1: When the wake-up is due to an interrupt and the GIEH or GIEL bits are set, the PC is loaded with the
interrupt vector (0x000008h or 0x000018h).
2000 Microchip Technology Inc.
Advanced Information
DS30475A-page 31

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]