DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

ST10F280 View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
ST10F280 Datasheet PDF : 186 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
ST10F280
Table 1 : Ball Description (continued)
Symbol
PORT1:
P1L.0 - P1L.7,
P1H.0 - P1H.7
XTAL1
XTAL2
RSTIN
RSTOUT
NMI
Ball
Number
Type
Function
I/O PORT1 consists of the two 8-bit bidirectional I/O ports P1L and P1H. It is bit-wise
programmable for input or output via direction bits. For a pin configured as input,
the output driver is put into high-impedance state. PORT1 is used as the 16-bit
address bus (A) in demultiplexed bus modes and also after switching from a
demultiplexed bus mode to a multiplexed bus mode. The following PORT1 pins
also serve for alternate functions:
C11 I/O P1L.0
B11 I/O P1L.1
D10 I/O P1L.2
C10 I/O P1L.3
B10 I/O P1L.4
A10 I/O P1L.5
D9
I/O P1L.6
C9
I/O P1L.7
C8
I/O P1H.0
D8
I/O P1H.1
A7
I/O P1H.2
B7
I/O P1H.3
C7
I P1H.4 CC24IO CAPCOM2: CC24 Capture Input
D7
I P1H.5 CC25IO CAPCOM2: CC25 Capture Input
C5
I P1H.6 CC26IO CAPCOM2: CC26 Capture Input
C6
I P1H.7 CC27IO CAPCOM2: CC27 Capture Input
A5
I XTAL1: Input to the oscillator amplifier and input to the internal clock generator
A6
O XTAL2: Output of the oscillator amplifier circuit.
To clock the device from an external source, drive XTAL1, while leaving XTAL2
unconnected. Minimum and maximum high/low and rise/fall times specified in
the AC Characteristics must be observed.
A3
I Reset Input with Schmitt-Trigger characteristics. A low level at this pin for a spec-
ified duration while the oscillator is running resets the ST10F280. An internal pul-
lup resistor permits power-on reset using only a capacitor connected to VSS.
In bidirectional reset mode (enabled by setting bit BDRSTEN in SYSCON regis-
ter), the RSTIN line is pulled low for the duration of the internal reset sequence.
B4
O Internal Reset Indication Output. This pin is set to a low level when the part is
executing either a hardware, a software or a watchdog timer reset. RSTOUT
remains low until the EINIT (end of initialization) instruction is executed.
C4
I Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU
to vector to the NMI trap routine. If bit PWDCFG = ‘0’ in SYSCON register, when
the PWRDN (power down) instruction is executed, the NMI pin must be low in
order to force the ST10F280 to go into power down mode. If NMI is high and
PWDCFG =’0’, when PWRDN is executed, the part will continue to run in normal
mode.
If not used, pin NMI should be pulled high externally.
14/186

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]