Data Sheet
November 2006
ORCA Series 2 FPGAs
Timing Characteristics (continued)
Table 37A. OR2CxxA and OR2TxxA Asynchronous Memory Read During Write Operation (MA/MB Modes)
OR2CxxA Commercial: VDD = 5.0 V ± 5%, 0 °C ≤ TA ≤ 70 °C; OR2CxxA Industrial: VDD = 5.0 V ± 10%, –40 °C ≤ TA ≤ +85 °C.
OR2TxxA Commercial: VDD = 3.0 V to 3.6 V, 0 °C ≤ TA ≤ 70 °C; OR2TxxA Industrial: VDD = 3.0 V to 3.6 V, –40 °C ≤ TA ≤
+85 °C.
Speed
Parameter
Symbol
-3
-4
-5
-6
-7 Unit
S Min Max Min Max Min Max Min Max Min Max
Read During Write Operation
E (TJ = 85 °C, VDD = min):
Write Enable (WREN) to PFU Output Delay MEM*_WRDEL — 4.9 — 4.8 — 3.9 — 4.0 — 3.9 ns
(A4/B4 to F[3:0])
Write-port Enable (WPE) to PFU Output
MEM*_PWRDEL — 6.4 — 5.8 — 4.7 — 4.7 — 4.5 ns
IC Delay (C0 to F[3:0])
Data to PFU Output Delay (WD[3:0] to F[3:0]) MEM*_DDEL — 3.6 — 3.1 — 2.5 — 2.5 — 2.2 ns
D Table 37B. OR2TxxB Asynchronous Memory Read During Write Operation (MA/MB Modes)
V E OR2TxxB Commercial: VDD = 3.0 V to 3.6 V, 0 °C ≤ TA ≤ 70 °C; OR2TxxB Industrial: VDD = 3.0 V to 3.6 V, –40 °C ≤ TA ≤
+85 °C.
E U Parameter
Symbol
D IN Read During Write Operation
(TJ = +85 °C, VDD = min):
Write Enable (WREN) to PFU Output Delay
(A4/B4 to F[3:0])
T Write-port Enable (WPE) to PFU Output
T Delay (C0 to F[3:0])
SELDEICSCON Data to PFU Output Delay (WD[3:0] to F[3:0])
MEM*_WRDEL
MEM*_PWRDEL
MEM*_DDEL
Speed
-7
-8
Unit
Min
Max
Min
Max
—
4.5
—
3.9
ns
—
4.6
—
4.0
ns
—
2.7
—
2.4
ns
Lattice Semiconductor
143