DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

STA321TR View Datasheet(PDF) - STMicroelectronics

Part Name
Description
Manufacturer
STA321TR Datasheet PDF : 157 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
STA321
Power-up and power-down sequences
4.3.2
Full power-down
In this case the device is put into a full power-down mode.
This implies lower power consumption than the mild mode, but has a drawback in that it
takes longer to execute.
z Initial conditions
FFX_ULCK_PLL = 10
CMP_EN_N = 1
DC_STBY_EN = 1
z Going into power-down:
This mode differs from the previous one by an additional step at the end of the power-
down procedure and at the beginning of the power-up:
1. Embedded amplifier (EA) and CMOS bridge (CB) volume are set to mute (the length of
this step changes according to the fade-out ramp configuration).
2. EA and CB are put into power-down.
After the acknowledge signals (EA is in power-down and CB is in power-down) are
received:
3. All peripherals are turned off (regardless the register settings).
4. PLL clock is bypassed, the system clock (sys_clk in Figure 11 on page 29) is XTI.
5. All clocks are shut down.
6. DC regulator is put into standby mode. After this point the device is in a very low power
consumption mode.
z Returning to normal mode:
After the release of pin STBY, the power-up procedure will take place:
1. DC regulator is set to operational mode
After the acknowledge signal (DCAOK) from the DC regulator is received:
2. All clocks are turned on.
3. All peripherals are restored to the status based on their relative register settings.
4. If the PLL clock was the system clock it is selected again after the locking time.
5. The EA and the CB execute the fade-in procedure before being ready to be used (the
length of this step changes according to the fade-in ramp configuration).
Doc ID 15351 Rev 3
27/157

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]